#### CURRICULUM VITAE ### Xiaobo Sharon Hu ORCID ID: https://orcid.org/0000-0002-6636-9738 #### **Current Position** Leo E. and Patti Ruth Linbeck Professor of Engineering in the Department of Computer Science and Engineering and Concurrent Professor in the Department of Electrical Engineering at University of Notre Dame, Notre Dame, Indiana, USA. #### Education Ph.D. Electrical Engineering, December 1989 Purdue University, West Lafayette, Indiana M.S. Electrophysics, May 1984 Polytechnic Institute of New York, Brooklyn, New York B.S. Engineering, July 1982 Tianjin University, Tianjin, P.R. China #### Awards and Honors - Distinguished Service Award, ACM Special Interest Group on Design Automation (SIGDA), 2025. - Outstanding Technical Achievement and Leadership Award, IEEE Technical Community on Real-Time Systems (TCRTS), 2024. - Best Paper Award Candidate, IEEE/ACM International Conference on Computer Aided Design (ICCAD), 2024. - Outstanding Service Recognition Award, IEEE Council of Electronic Design Automation, 2024. - William J. McCalla ICCAD Best Paper Award, ACM/IEEE International Conference on Computer Aided Design (ICCAD), 2023. (Two papers received the award out of 750 papers.) - Marie R. Pistilli Women in Engineering Achievement Award, 2023. - <u>Fellow</u> of the Asia-Pacific Artificial Intelligence Association (AAIA), 2022. - Fellow of the Association for Computing Machinery (ACM), Class of 2021. - Best Paper Nomination, IEEE VLSI Test Symposium (VTS) (IEEE), 2021. - Best Paper Nomination, Design Automation and Test in Europe (DATE) (ACM/IEEE), 2021. - Outstanding Service Recognition Award, IEEE Council of Electronic Design Automation, 2019. - Distinguished Lecturer, IEEE Council of Electronic Design Automation, 2018–2021. - Best Paper Award, ACM/IEEE International Symposium on Low Power Electronics and Design (ISLPED), 2018. - Fellow of the Institute of Electrical and Electronics Engineers (IEEE), Class of 2016. - Best Paper Nomination, IEEE International Conference on Embedded and Real-Time Computing Systems and Applications (RTCSA), 2016. - Best Paper Nomination, Asia and South Pacific Design Automation Conference (ASPDAC), 2013. - Best Paper Nomination, International Conference on Compilers, Architectures and Synthesis for Embedded Systems (CASES), 2012. - Best Paper Nomination, IEEE Symposium on Application Specific Processors (SASP), 2011. - Best Paper Award, IEEE Symposium on Nanoscale Architectures (NANOARCH), 2009. - The Most Influential Papers of 10 Years, Design, Automation, and Test in Europe Conference (DATE), 2007. (DATE is a premiere conference in Electronic Design Automation. Three papers were selected from over 200 papers in each annual proceedings between 1998-2007.) - Best Paper Award, 38th ACM/ IEEE Design Automation Conference (DAC), 2001. (DAC is the premiere conference in Electronic Design Automation and the Best Paper award was selected from over 400 submissions). - Recognition of Service Award, ACM, 2002. - <u>CAREER</u> (Early Career Development) Award, the National Science Foundation (NSF), 1997. - One of the two nominees for the National Science Foundation Presidential Faculty Fellows Award, Western Michigan University, 1996. ## **Professional Experience** - 11/2022—present: Program Director (on Intergovernmental Personnel Act assignment), Division of Computing and Communication Foundations (CCF), Directorate of Computer and Information Science and Engineering (CISE), National Science Foundation, Alexandria, Virginia. - 07/2024—present: <u>Leo E. and Patti Ruth Linbeck Professor of Engineering</u>, Department of Computer Science and Engineering (with a concurrent appointment at Dept. of Electrical Engineering), University of Notre Dame, Notre Dame, Indiana. - 08/2008-06/2024: Professor, same as above. - 08/2022–11/2022: Visiting Professor, NeuroCore Group, EMD Electronics, San Jose, California. - 12/2018–02/2019: <u>Visiting Professorial Fellow</u>, Department of Computer Science and Engineering, University of New South Wales, Sydney, Australia. - 08/2018-12/2018, 03/2019-08/2019: <u>Visiting Professor</u>, Institute of Microelectronics, Tsinghua University, Beijing, China. - 04/2012–05/2012: <u>Visiting Professor</u>, College of Computer Science and Technology, Zhejiang University, Hangzhou, China. - 01/2012-03/2012: <u>Visiting Professor</u>, Department of Electronic Engineering, Tsinghua University, Beijing, China. - 08/2000–08/2008: <u>Associate Professor</u>, Department of Computer Science and Engineering with tenure, University of Notre Dame, Notre Dame, Indiana. - 01/2003–07/2003: <u>Visiting Associate Professor</u>, Department of Electrical and Electronic Engineering, Hong Kong <u>University of Science and Technology</u> (HKUST), Hong Kong. - 08/1996–08/2000: <u>Assistant Professor</u>, Department of Computer Science and Engineering, University of Notre Dame, Notre Dame, Indiana. - 08/1993–08/1996: <u>Assistant Professor</u>, Department of Electrical and Computer Engineering, with a joint appointment from the Department of Computer Science, Western Michigan University, Kalamazoo, Michigan. - 12/1989–08/1993: <u>Senior Research Engineer</u>, Department of Electrical and Electronic Engineering, General Motors Research Laboratories, Warren, Michigan. 10/1984–08/1985: Design Engineer, IC Design Center, Delco Electronics, Kokomo, Indiana. #### Areas of Research Interest - Power, temperature and reliability aware system-level design - Circuit and architecture design with CMOS and beyond-CMOS devices - Algorithm and hardware co-design for machine learning, medical, and privacy-preserving applications - Design and analysis of embedded and real-time systems - Computer-aided design of VLSI circuits and systems ## **Book Chapters** - [B1] Z. Yan\*, Q. Lu, Weiwen Jiang, Lei Yang, X. Hu, Jingtong Hu and Y. Shi, "Hardware–Software Co-design of Deep Neural Architectures: From FPGAs and ASICs to Computing-in-Memories," Embedded Machine Learning for Cyber-Physical, IoT, and Edge Computing, S. Pasricha and M. Shafique (Eds.), Springer, Cham, 2024, pp. 271–301. - [B2] Z. Yan\*, X. Hu and Y. Shi, "On the Reliability of Computing-in-Memory Accelerators for Deep Neural Networks," System Dependability and Analytics, L. Wang, K. Pattabiraman, C. Di Martino, A. Athreya, S. Bagchi (Eds.), Springer, Cham, 2023, pp. 167–190. - [B3] T. Zhang, G. Tao, X. Hu, Q. Deng and S. Han, "Dynamic Resource Management in Real-Time Wireless Networks," Wireless Networks and Industrial IoT, N.H. Mahmood, N. Marchenko, M. Gidlund, P. Popovski (Eds.), Spinger, 2021, pp. 131–156. - [B4] Y. Ma\*, J. Zhou, T. Chantem, R. P. Dick, and X. Hu, "Resource Management for Improving Overall Reliability of Multi-Processor Systems-on-Chip," *Dependable Embedded Systems*, J. Henkel and N. Dutt (Eds.), Springer International Publishing, 2021, pp. 233–246. - [B5] Y. Bi, P.-E. Gaillardon, X. Hu, M. Niemier, J.-S. Yuan and Y. Jin, "Polarity-Controllable Silicon NanoWire FET-Based Security," Security Opportunities in Nano Devices and Emerging Technologies, M. Tehranipoor, D. Forte, G.S. Rose, S. Bhunia (Eds.), Tayor & Francis, 2017, pp. 165–178. - [B6] G. Csaba, G.H. Bernstein, A. Orlov, M.T. Niemier, X. Hu and W. Porod, "Nanomagnetic logic: from magnetic ordering to magnetic computing," CMOS and Beyond: Logic Switches for Terascale Integrated Circuits, T.-J.K. Liu, K.J. Kuhn (Eds.), Cambridge University Press, 2015, pp. 301–334. # Refereed Journal Articles (published or accepted for publication) - [J1] L. Liu\*, M. Sharifi\*, K. Wang, R. Mao, K. Ni, C. Li, X. Yin, M. Niemier and X. Hu, "EvaCAM: A circuit-level evaluation tool for general content addressable memories," accepted to *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (IEEE TCAD)*, 2025. - [J2] T. Zhang, J. Wang, X. Hu and S Han, "5G-TPS: A two-phase real-time scheduling and adaptation framework for 5G radio access networks," accepted to *IEEE Transactions on Mobile Computing* (*IEEE TMC*), 2025. <sup>\*</sup>Student or postdoctoral fellow advised or co-advised by X. Sharon Hu at the time of publication. - [J3] Y. Qin\*, Z. Yan, W. Wen, X. Hu and Y. Shi, "NeFT: Negative Feedback Training to Improve Robustness of Compute-In-Memory DNN Accelerators," accepted to IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (IEEE TCAD), 2025. - [J4] A. Mamdouh, H. Geng\*, M. Niemier, X. Hu and D. Reis, "Shared-PIM: enabling concurrent computation and data flow for faster processing-in-DRAM," accepted to *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (IEEE TCAD)*, 2025. - [J5] M. Li\*, D. Reis, A. F. Laguna, M. Niemier and X. Hu, "Accelerating recommendation systems with in-memory embedding operations," accepted to *IEEE Transactions on Circuits and Systems for Artificial Intelligence (IEEE TCAS-AI)*, 2024. - [J6] X. Yin, Q. Huang, H. E. Barkam, F. Müller, S. Deng, A. Vardar, S. De, Z. Jiang, M. Imani, U. Schlichtmann, X. Hu, C. Zhuo, T. Kampfe and K. Ni, "A homogeneous FeFET-based time-domain compute-in-memory fabric for matrix-vector multiplication and associative search," accepted to IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (IEEE TCAD), 2024. - [J7] Z. Yan\*, X. Hu and Y. Shi, "U-SWIM: Universal Selective Write-Verify for computing-in-memory neural accelerators," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (IEEE TCAD)*, Vol. 43, No. 6, 2024, pp. 1822–1833. - [J8] F.-X. Liang\*, S. Kumar, K. Ni, W. Chakraborty, Y. Chauhan, H. Amrouch, S. Datta, M. T. Niemier and X. Hu, "A physics-based model for oxide-semiconductor-based ferroelectric field-effect transistors," *IEEE Transactions on Electronic Devices (IEEE TED)*, Vol. 71, No. 7, 2024, pp. 4397-4402. - [J9] X. Yin, F. Müller, A. F. Laguna, C. Li, Q. Huang, Z. Shi, M. Lederer, N. Laleni, S. Deng, Z. Zhao, M. Imani, Y. Shi, M. Niemier, X. Hu, C. Zhuo, T. Kämpfe and K. Ni, "Deep random forest with ferroelectric analog content addressable memory," Science Advances, 10(23), 2024, eadk8471. - [J10] Z. Yan\*, X. Hu and Y. Shi, "Compute-in-memory based neural network accelerators for safety-critical systems: worst-case scenarios and protections," IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (IEEE TCAD), Vol. 43, No. 8, 2024, pp. 2452-2464. - [J11] Y. Xu, Z. Zhao, Y. Xiao, T. Yu, H. Mulaosmanovic, D.Kleimaier, S. Duenkel, S. Beyer, X. Gong, R. Joshi, X. Hu, S. Wen, A.S. Rios, K. Lekkala, L. ItItti, E. Homan, S. George, V. Narayanan and K. Ni, "Ferroelectric FET based context-switching FPGA enabling dynamic reconfiguration for adaptive deep learning machines," Science Advances, 10(3), 2024, eadk1525. - [J12] X. Yang, Z. Wang, X. Hu, C. H. Kim, S. Yu, M. Pajic, R. Manohar, Y. Chen and H. Li, "Neuro-symbolic computing: advancements and challenges in hardware-software co-design", *IEEE Transactions on Circuits and Systems II (TCAS-II)*, Vol. 71, No. 3, 2024, pp. 1683-1689. - [J13] J. Takeshita, D. Reis\*, T. Gong, M. T. Niemier, X. Hu and T. Jung, "Accelerating Finite-Field and Torus FHE via Compute-Enabled (S)RAM," Special Issue on Near / In-Memory Processing, IEEE Transactions on Computers (IEEE TC), Vol. 73, No. 10, 2024, pp. 2449-2462. - [J14] R. Wang, S. H. Moon, X. Hu, X. Jiao and D. Reis, "A computing-in-memory-based one-class hyperdimensional computing model for outlier detection," *IEEE Transactions on Computers (IEEE TC)*, Vol. 73, No. 6, 2024, pp. 1559-1574. - [J15] T. Zhang, T. Gong, M Lyu, N Guan, S Han and X. Hu, "Reliable dynamic packet scheduling with slot sharing for real-time wireless networks," *IEEE Transactions on Mobile Computing (IEEE TMC)*, Vol. 22, No. 11, 2023, pp. 6723–6741. - [J16] J. Gong, H. Saadat, H. Gamaarachchi, H. Javaid, X. Hu and S. Parameswaran, "ApproxTrain: Fast simulation of approximate multipliers for DNN training and inference," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (IEEE TCAD)*, Vol. 42, No. 11, 2023, pp. 3505-3518. - [J17] Z. Zhe, H. Sun, T. Xie, Y. Zhu, G. Dai, L. Xia, D. Niu, X. Chen, X. Hu, Y. Cao, Y. Xie, H. Yang and Y. Wang, "MNSIM 2.0: A behavior-level modeling tool for processing-in-memory architectures," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (IEEE TCAD)*, Vol. 42, No. 11, 2023, pp. 4112–4125. - [J18] Z. Jia, J. Chen, X. Xu, J. Kheir, J. Hu, H. Xiao, S. Peng, X. Hu, D. Chen and Y. Shi, "The importance of resource awareness in artificial intelligence for healthcare," *Nature Machine Intelligence*, 2023, pp. 1–12. - [J19] R. Zhang, C. Tang, X. Sun, M. Li\*, W.Jin, P. Li, X. Cheng and X. Hu, "Sky-TCAM: Low-power skyrmion-based ternary content addressable memory," *IEEE Transactions on Electronic Devices* (*IEEE TED*), Vol. 70, No. 7, 2023, pp. 3517–3522. - [J20] B. Wu, D. Reis, Z. Wang, Y. Wang, K. Chen, W. Liu, F. Lombardi and X. Hu, "An energy-efficient computing-in-memory (CiM) scheme using field-free spin orbit torque (SOT) magnetic RAMs," *IEEE Transactions on Emerging Topics in Computing (IEEE TETC)*, Vol. 11, No. 2, 2023, pp. 331–342. - [J21] G. Cauwenberghs, J. Cong, **X. Hu**<sup>+</sup>, S. Joshi, S. Mitra, W. Porod and H.-S. P. Wong, "Micro/nano circuits and systems design and design automation: challenges and opportunities" *Proceedings of the IEEE*, Vol. 111, No. 6, 2023, pp. 561–574. - [J22] M. Yang, Q. Lou, R. Rajaei, M. R. Jokar, J. Qiu, Y. Liu, A. Udupa, F. T. Chong, J. M. Dallesasse, M. Feng, L. L. Goddard, X. Hu and Y. Li, "A hybrid optical-electrical analog deep learning accelerator using incoherent optical signals," ACM Journal on Emerging Technologies in Computing Systems (ACM JETC), Vol. 19, No. 2, Article 14, 2023, pp. 1–24. - [J23] L. Liu\*, A.F. Laguna, R. Rajaei, M.M. Sharifi\*, A. Kazemi, X. Yin, M. Niemier and X. Hu, "A reconfigurable FeFET content addressable memory For multi-state Hamming distance," *IEEE Transactions on Circuits and Systems I (IEEE TCAS I)*, Vol. 70, No. 6, 2023, pp. 2356–2369. - [J24] S. Narla, P. Kumar, A. F. Laguna, D. Reis, X. Hu, M. Niemier and A. Naeemi, "Design of a compact spin-orbit-torque based ternary content addressable memory," *IEEE Transactions on Electronic Devices (IEEE TED)*, Vol. 70, No. 2, 2023, pp. 506–513. - [J25] M. Li\*, P. Wu, B. Zhou, J. Appenzeller and X. Hu, "Cross-coupled Gated tunneling diodes with unprecedented PVCRs enabling compact SRAM design—Part II: SRAM circuit," *IEEE Transactions on Electron Devices (IEEE TED)*, Vol. 69, No. 11, 2022, pp. 6085–6088. <sup>&</sup>lt;sup>+</sup>Corresponding author. - [J26] P. Wu, M. Li\*, B. Zhou, X. Hu and J. Appenzeller, "Cross-coupled Gated tunneling diodes with unprecedented PVCRs enabling compact SRAM design—Part I: Device concept," *IEEE Transactions on Electron Devices (IEEE TED)*, Vol. 69, No. 11, 2022, pp. 6078–6084. - [J27] R. Mao, B. Wen, A. Kazemi\*, Y.Zhao, A. F. Laguna\*, R.Lin, N. Wong, M. Niemier, X. Hu, X. Sheng, C. E. Graves, J. P. Strachan and C. Li, "Experimentally validated memristive memory augmented neural network with efficient hashing and similarity search," *Nature Communications*, Vol. 13, No. 1, 2022, pp. 1–13. - [J28] A. Kazemi\*, F. Müller, M. M. Sharifi\*, H. Errahmouni, G. Gerlach, T. Kämpfe, M. Imani, X. Hu and M. Niemier, "Achieving software-equivalent accuracy for hyperdimensional computing with ferroelectric-based in-memory computing," *Scientific Reports*, Vol. 12, 2022, Article No.: 19201. - [J29] S. Narla, P. Kumar, D. Reis\*, A. F. Laguna\*, M. Niemier, X. Hu and A. Naeemi, "Modeling and design for magnetoelectric ternary content addressable memory (TCAM)," *IEEE Journal on Exploratory Solid-State Computational Devices and Circuits (IEEE JxCDC)*, Vol. 8, No. 1, 2022, pp. 44–52. - [J30] T. Wang, J. Zhou, L. Li, G. Zhang, K. Li and X. Hu, "Deadline and reliability aware multi-server configuration optimization for maximizing profit," *IEEE Transactions on Parallel and Distributed* Systems (IEEE TPDS), Vol. 33, No. 12, 2022, pp. 3772–3786. - [J31] A. F. Laguna\*, M.M. Sharifi\*, A. Kazemi\*, X. Yin\*, M. Niemier and X. Hu, "Hardware-software co-design of an in-memory transformer network accelerator," Frontiers in Electronics, Section Integrated Circuits and VLSI, 2022, 3:847069. - [J32] S. Mishra\*, D.Z. Chen and X. Hu, "Data-driven Deep supervision for medical image segmentation," *IEEE Transactions on Medical Imaging (IEEE TMI)*, Vol. 41, No. 6, 2022, pp. 1560–1574. - [J33] A. Kazemi\*, M. M. Sharifi\*, A. F. Laguna\*, F. Müller, X. Yin, T. Kämpfe, M. Niemier and X. Hu, "FeFET multi-bit content-addressable memories for in-memory nearest neighbor search," IEEE Transactions on Computers (IEEE TC), Vol. 71, No. 10, 2022, pp. 2565–2576. - [J34] D. Reis\*, M. Niemier and X. Hu, ""IMCRYPTO: An in-memory computing fabric for AES encryption and decryption," *IEEE Transactions on VLSI Systems (IEEE TVLSI)*, Vol. 30, No. 5, 2022, pp. 553–565. - [J35] Q. Huang, D. Reis\*, C. Li, D. Gao, M. T. Niemier, **X. Hu**, M. Imani, X. Yin and C. Zhuo, "Computing-in-emory using ferroelectrics: from single- to multi-input logic," Special Issue on Near-Memory and In-Memory Processing, *IEEE Design & Test of Computers*, Vol. 39, No. 2, 2022, pp. 56–64. - [J36] L. Zhang, S. Mishra\*, T. Zhang\*, Y. Zhang, D. Zhang, Y. Lv, M. Lv, N. Guan, X. Hu, D. Z. Chen and X. Han, "Design and assessment of convolutional neural network based methods for vitiligo diagnosis," Frontiers in Medicine, section Dermatology, 2021, 8:754202. - [J37] S. Mishra\*, D. Z. Chen and X. Hu, "Image complexity guided network compression for biomedical image segmentation," ACM Journal on Emerging Technologies in Computing Systems (ACM JETC), Vol. 18, No. 2, Article 26, 2021, pp. 1–23. - [J38] S. Mishra\*, Y. Wang, C. Wei, D. Z. Chen and X. Hu, "VTG-Net: A CNN based vessel topology graph network for retinal artery/vein classification," Frontiers in Medicine, Vol. 8, 2021, pp. 2124 (10 pages). - [J39] D. Reis\*, M. T. Niemier and X. Hu, "The implications of ferroelectric FET device models to the design of computing-in-memory architectures," Special Issue on Future Trends in Nanocomputing, Journal of Integrated Circuits and Systems, Vol. 16, No. 1, 2021, pp. 1–8. - [J40] T. Zhang\*, T. Gong, S. Han, Q. Deng and X. Hu, "Fully distributed packet scheduling framework for handling disturbances in lossy real-time wireless networks," *IEEE Transactions on Mobile Computing (IEEE TMC)*, Vol. 20, No. 2, 2021, pp. 502–518. - [J41] B. Wu\*, Z. Wang, Y. Li, Y. Wang, D. Liu, W. Zhao and X. Hu, "A NAND-SPIN based magnetic ADC," *IEEE Transactions on Circuits and Systems II: Express Briefs (IEEE TCAS II)*, Vol. 68, No. 2, 2021, pp. 617–621. - [J42] X. Xu, X. Zhang, B. Yu, X. Hu, C. Rowen, J. Hu and Y. Shi, "DAC-SDC low power object detection challenge for UAV applications," *IEEE Transactions on Pattern Analysis and Machine Intelligence (IEEE PAMI)*, Vol. 43, No. 2, 2021, pp. 392–403. - [J43] R. Rajaei\*, M. M. Sharifi\*, A. Kazemi\*, M. Niemier and X. Hu, "Compact single-phase-search multi-state content addressable memory design using 1 FeFET/cell," *IEEE Transactions on Elec*tron Devices (IEEE TED), Vol. 68, No. 1, 2021, pp. 109–117. - [J44] Y. Xi, H. Wu, B. Gao, J. Tang, A. Chen, M.-F. Chang, X. Hu, J. Van der Spiegel and H. Qian, "In-memory learning with analog resistive switching memory: a review and perspective," Proceedings of the IEEE, Vol. 109, No. 1, 2021, pp. 14–42. - [J45] P. Wu, D. Reis\*, **X. Hu** and J. Appenzeller, "Two-dimensional transistors with reconfigurable polarities for secure circuits," *Nature Electronics*, Vol. 4, 2021, pp. 45–53. - [J46] L. Li, J. Zhou\*, M. Chen, T. Wei and X. Hu, "Learning-based modeling and optimization for real-time system availability," Special Issue on Machine-Learning Architectures and Accelerators, IEEE Transactions on Computers (IEEE TC), Vol. 70, No. 4, 2020, pp. 581–594. - [J47] W. Jiang, Q. Lou\*, Z. Yan\*, L.Yang, J. Hu, X. Hu and Y. Shi "Device-circuit-architecture co-exploration for computing-in-memory neural accelerators," *IEEE Transactions on Computers* (*IEEE TC*), Vol. 70, No. 4, 2020, pp. 595–605. - [J48] D. Gao, D. Reis\*, X. Hu and C. Zhuo, "Eva-CiM: a system-level performance and energy evaluation framework for computing-in-memory architectures," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (IEEE TCAD)*, Vol. 39, No. 12, pp. 5011–5024, 2020. - [J49] Y. Ding, W. Jiang, Q. Lou\*, J. Liu, J. Xiong, **X. Hu**, X. Xu, and Y. Shi, "Hardware design and the competency awareness of a neural network," *Nature Electronics*, Vol. 3, 2020, pp. 514–523. - [J50] F. Molnàr, S.R. Kharel, X. Hu and Z. Toroczkai, "Accelerating a continuous-time analog SAT solver using GPUs," Computer Physics Communications, Vol. 256, 2020, 107469. - [J51] D.Y. Zhang, Y. Ma\*, X. Hu and D. Wang, "Towards privacy-aware task allocation in social sensing based edge computing systems," *IEEE Internet of Things Journal (IEEE IoT-J)*, Vol. 7, No. 12, 2020, pp. 11384–11400. - [J52] B. Wu\*, C. Wang, Z. Wang, Y. Wang, D. Zhang, D. Liu, Y. Zhang and X. Hu, "Field-free 3T2SOT MRAM for non-volatile cache memories," *IEEE Transactions on Circuits and Systems* I (IEEE TCAS I), Vol. 67, No. 12, 2020, pp. 4660–4669. - [J53] D. Reis\*, J. Takeshita, T. Jung, M. Niemier and X. Hu, "Computing-in-Memory for performance and energy efficient homomorphic encryption," *IEEE Transactions on VLSI Systems (IEEE TVLSI)*, Vol. 28, No. 11, 2020, pp. 2300–2313. - [J54] H. Wang, N. C. Audsley, X. Hu and W. Chang, "Meshed Bluetree: Time-predictable multi-memory interconnect for multi-core architectures," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (IEEE TCAD)*, Vol. 39, No. 11, 2020, pp. 3787-3798. - [J55] Y. Ma\*, J. Zhou\*, T. Chantem\*, R. Dick, S. Wang and X. Hu, "Improving reliability of real-time embedded systems on integrated CPU and GPU platforms," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (IEEE TCAD)*, Vol. 39, No. 10, 2020, pp. 2218-2229. - [J56] M. Imani, X. Yin\*, J, Messerly, S. Gupta, M. Nemier, X. Hu and T. Rosing, "SearcHD: A memory-centric hyperdimensional computing with stochastic training," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (IEEE TCAD)*, Vol. 39, No. 10, 2020, pp. 2422-2433. - [J57] C. Leng, Y. Qiao, X. Hu and H. Wang, "Co-Scheduling aperiodic real-time tasks with end-to-end firm and soft deadlines in two-stage systems," *Real-Time Systems (RTS)*, Vol. 56, 2020, pp. 56, 391–451. - [J58] Y. Ding, W. Jiang, Q. Lou\*, J. Liu, J. Xiong, X. Hu, X. Xu, and Y. Shi, "Hardware design and the competency awareness of a neural network," *Nature Electronics*, Vol. 3, 2020, pp. 514–523. - [J59] B. Wu\*, P. Dai, Z. Wang, C. Wang, Y. Wang, J. Yang, Y. Cheng, D. Liu, Y. Zhang, W. Zhao and X. Hu, "Bulkyflip: A NAND-SPIN based last-level cache with bandwidth-oriented write management policy," *IEEE Transactions on Circuits and Systems I: Regular Papers (IEEE TCAS I)*, Vol. 67, No. 1, 2020, pp. 108–120. - [J60] X. Chen\*, S. Datta, **X. Hu**, M. Jerry, A.Laguna\*, K. Ni, M. Niemier, D. Reis\*, X. Sun, P. Wang, X.Yin\* and S. Yu, "The impact of ferroelectric FETs on digital and analog circuits and architectures," *IEEE Design & Test*, Vol. 37, No. 1, 2020, pp. 79–99. - [J61] X. Yin\*, C. Li, Q. Huang, L. Zhang, M. Niemier, X. Hu, C. Zhuo and K. Ni, "FeCAM: A universal compact digital and analog content addressable memory using ferroelectric," *IEEE Transactions* on *Electron Devices (IEEE TED)*, Vo. 67, No. 7, 2020, pp. 2785-2792. - [J62] J. Chen, H. Wu, B. Gao, J. Tang, X. Hu and H. Qian, "A parallel multi-bit programming scheme with high precision for RRAM-based neuromorphic systems," *IEEE Transactions on Electron Devices (IEEE TED)*, Vol. 67, No. 5, 2020, pp. 2213–2217. - [J63] Y.Ma\*, J. Zhou, T. Chantem\*, R. Dick, S. Wang and X. Hu, "On-line resource management for improving reliability of real-time systems on "Big-Little" type MPSoCs," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (IEEE TCAD)*, Vol. 39, No. 1,2020, pp. 88–100. - [J64] T. Zhang\*, T. Gong, S. Han, Q. Deng and X. Hu, "Distributed dynamic packet scheduling framework for handling disturbances in real-time wireless networks," *IEEE Transactions on Mobile Computing (IEEE TMC)*, Vol. 18, No. 11, 2019, pp. 2502–2517. - [J65] C. Pan, Q. Lou\*, M. Niemier, X. Hu and A. Naeemi, "Energy-efficient convolutional neural network based on cellular neural network using beyond-CMOS technologies," *IEEE Journal on Exploratory Solid-State Computational Devices and Circuits (IEEE JxCDC)*, Vol. 5, No. 2, 2019, pp. 85–93. - [J66] J. Zhou\*, X. Zhou, J. Sun, T. Wei, M. Chen, S. Hu and X. Hu, "Resource management for improving soft-error and lifetime reliability of real-time MPSoCs" *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (IEEE TCAD)*, Vol. 38, No. 12, 2019, pp. 2215–2228. - [J67] D. Reis\*, M. Niemier and X. Hu, "A computing-in-memory engine for searching on homomorphically encrypted data," *IEEE Journal on Exploratory Solid-State Computational Devices and Circuits (IEEE JxCDC)*, Vol. 5, No. 2, 2019, pp. 123–131. - [J68] D. Reis\*, K. Ni, W. Chakraborty, X. Yin\*, M. Trentzsch, S. Dünkel, J. Müller, S. Beyer, S. Datta, M. Niemier and X. Hu, "Design and analysis of an ultra-dense, low-leakage and fast FeFET-based random access memory array," *IEEE Journal on Exploratory Solid-State Computational Devices and Circuits (IEEE JxCDC)*, Vol. 5, No. 2, 2019, pp. 103–112. - [J69] A. Stephan, Q. Lou\*, M. Niemier, X. Hu and S. Koester, "Nonvolatile spintronic memory cells for neural networks," *IEEE Journal on Exploratory Solid-State Computational Devices and Circuits* (*IEEE JxCDC*), Vol. 5, No. 2, 2019, pp. 67–73. - [J70] K. Ni, X. Yin\*, A. Laguna\*, S. Joshi, S. Dünkel, M. Trentzsch, J. Müeller, S. Beyer, W. Taylor, M. Niemier, X. Hu and S. Datta, "Ferroelectric ternary content addressable memory for one-shot learning," Nature Electronics, Vol. 2, No. 11, 2019, pp 521–529. - [J71] A. Chen, S. Datta, **X. Hu**, M. Niemier, T. Simunic Rosing and J. J. Yang, "A survey on architecture advances enabled by emerging beyond-CMOS technologies," *IEEE Design & Test*, Vol. 36, No. 3, 2019, pp. 46–68. - [J72] J. Zhou\*, **X. Hu**, Y. Ma\*, J. Sun, T. Wei and S. Hu, "Improving availability of multicore real-time systems suffering both permanent and transient faults," *IEEE Transactions on Computers (IEEE TC)*, Vol.68, No. 12, 2019, pp. 1785–1801. - [J73] Q. Lou\*, C. Pan, J. Mcguinness, A. Horvath, A. Naeemi, M Niemier and X. Hu, "A mixed signal architecture for convolutional neural networks," ACM Journal on Emerging Technologies in Computing Systems (ACM JETC), Vo. 15, No. 2, 2019, Article No. 19. - [J74] X. Yin\*, K. Ni, D. Reis, S. Datta, M. Niemier and X. Hu, "An ultra-dense 2FeFET TCAM design based on a multi-domain FeFET model," *IEEE Transactions on Circuits and Systems II: Express Briefs (IEEE TCAS II)*, Vol. 66, No. 9, 2019, pp. 1577–1581. - [J75] X. Chen\*, D. Chen, Y. Han and X. Hu, "moDNN: Memory optimal deep neural network training on Graphics Processing Units," *IEEE Transactions on Parallel and Distributed Systems (IEEE TPDS)*, Vol. 30, No. 3, 2019, pp. 646–661. - [J76] X. Yin\*, X. Chen\*, M. Niemier and X. Hu, "Ferroelectric FETs based nonvolatile logic-in-memory circuits," IEEE Transactions on VLSI Systems (IEEE TVLSI), Vol. 27, No. 1, 2019, pp. 159–172. - [J77] L. Li, P. Cong, K. Cao, J. Zhou\*, T. Wei, M. Chen, S. Hu and X. Hu, "Game theoretic feedback control for reliability enhancement of EtherCAT-based networked systems," *IEEE Transactions* on Computer-Aided Design of Integrated Circuits and Systems (IEEE TCAD), Vol. 38, No. 9, 2019, pp. 1599–1610. - [J78] K. Cao, J. Zhou\*, T. Wei, M. Chen, S. Hu and X. Hu, "Affinity-driven modeling and task scheduling for makespan optimization in heterogeneous multiprocessor systems considering reliability and temperature," IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (IEEE TCAD), Vol. 38, No. 7, 2019, pp. 1189–1202. - [J79] X. Chen\*, K. Ni, M. Niemier, Y. Han, S. Datta and X. Hu, "Power and area efficient FPGA building blocks based on ferroelectric FETs," IEEE Transactions on Circuits and Systems I: Regular Papers (IEEE TCAS I), Vol. 66, No. 5, 2019, pp. 1780–1793. - [J80] X. Hu and M. Niemier, "Cross-layer efforts for energy-efficient computing—Towards peta operations per second per watt," Frontiers of Information Technology & Electronic Engineering, Vol. 19, No. 10, 2018, pp. 1209–1223. - [J81] M. Jerry, S. Dutta, A. Kazemi, K. Ni, J. Zhang, P.-Y. Chen, P. Sharma, S. Yu, X. Hu, M. Niemier and S. Datta, "A ferroelectric field effect transistor based synaptic weight cell," *Journal of Physics D: Applied Physics*, Vol. 51, No. 43, 2018, pp. 434001. - [J82] R. Perricone\*, X. Hu, J. Nahas, and M. Niemier, "Can beyond CMOS devices illuminate dark silicon," Communications of the ACM (CACM) (ACM CACM), Vol. 61, No. 9, 2018, pp. 60–69. - [J83] T. Wei, J. Zhou, K. Cao, P. Cong, M. Chen, G. Zhang, X. Hu and J. Yan, "Cost-constrained QoS optimization for approximate computation real-time tasks in heterogeneous MPSoCs," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (IEEE TCAD)*, Vol. 37, No. 9, 2018, pp. 1733–1746. - [J84] X. Yin\*, B. Sedighi, M. Varga, M. Ercsey-Ravasz, Z. Toroczkai and X. Hu, "Efficient analog circuits for Boolean satisfiability," *IEEE Transactions on VLSI Systems (IEEE TVLSI)*, Vol. 26, No. 1, 2018, pp. 155–167. - [J85] X. Xu, Y. Ding, X. Hu, M. Niemier, J. Cong, Y. Hu and Y. Shi, "Scaling for edge inference of deep neural networks," Nature Electronics, Vol. 1, No. 4, 2018, pp. 216–222. - [J86] T. Wu, Y. Liu, D. Zhang, J. Li, X. Hu, C. J. Xue and H. Yang. "DVFS based long-term task scheduling for dual-channel solar-powered sensor nodes," *IEEE Transactions on VLSI Systems* (*IEEE TVLSI*), Vol. 25, No. 11, 2017, pp. 2981–2994. - [J87] Y. Ma\*, T. Chantem\*, R.P. Dick and X. Hu, "Improving system-level lifetime reliability of multicore soft real-time systems," *IEEE Transactions on VLSI Systems (IEEE TVLSI)*, Vol. 25, No. 6, 2017, pp. 1895–1905. - [J88] Y. Bi, K. Shamsi, J. Yuan, Y. Jin, M.T. Niemier and X. Hu, "Tunnel FET current mode logic for DPA resilient circuit designs," *IEEE Transactions on Emerging Topics in Computing (IEEE TETC)*, Vol. 5, No. 3, 2017, pp. 340–352. - [J89] L. Tang\*, X. Hu, R. Barrett and J Cook, "PeaPaw: Performance and energy aware partitioning of workload on heterogeneous platforms," ACM Transactions on Design Automation of Electronic Systems (ACM TODAES), Vol. 22, No. 3, 2017, pp. 41:1–41:26. - [J90] J. Fernandez-Berni, M. Niemier, X. Hu, H. Lu, W. Li, P. Fay, R. Carmona-Galan and A. Rodriguez-Vazquez, "TFET-based well capacity adjustment in active pixel sensor for enhanced high dynamic range," *Electronic Letters*, Vol. 53, No. 9, 2017, pp. 622–624. - [J91] T. Liu, H. Guo, S. Parameswaran and X. Hu, "iCETD: An improved tag generation design for memory data authentication in embedded processor systems," *Integration, the VLSI Journal*, Vol. 56, pp. 96–104, 2017. - [J92] Y. Bi, K. Shamsi, P.E. Gaillardon, G.de Micheli, X. Yin\*, X. Hu, M.T. Niemier, J. Yuan and Y. Jin, "Emerging technology based design of primitives for hardware security," ACM Journal on Emerging Technologies in Computing (ACM JETC), Vo. 13, No. 1, 2016, pp. 3:1–3:19. - [J93] J. Zhou\*, T. Wei, M. Chen, J. Yan, X. Hu and Y. Ma\*, "Thermal-aware task scheduling for energy minimization in heterogeneous real-time MPSoC systems," *IEEE Transactions on Computer-*Aided Design of Integrated Circuits and Systems (IEEE TCAD), Vol. 35, No. 8, 2016, pp. 1269– 1282. - [J94] D. Zhang, S. Li, Y. Liu, X. Hu, X. He, Y. Zhang, P. Zhang and H. Yang, "A C2RTL framework supporting partition, parallelization, and FIFO sizing for streaming applications," ACM Transactions on Design Automation of Electronic Systems (ACM TODAES), Vol. 21, No. 2, 2016, pp. 19:1–19:32. - [J95] R. Perricone\*, Y. Liu\*, A. Dingler\*, X. Hu and Michael Niemier, "Design of stochastic computing circuits using nanomagnetic logic," *IEEE Transactions on Nanotechnology (IEEE TNANO)*, Vol. 15, No. 2, 2016, pp. 179–187. - [J96] K. Xiao\*, X. Hu, B. Zhou\* and D.Z. Chen, "Shell: A spatial decomposition data structure for ray traversal on GPU," *IEEE Transactions on Computers (IEEE TC)*, Vol. 65, No. 1, 2016, pp. 230–243. - [J97] S. Hong\*, T. Chantem\* and X. Hu, "Local-deadline assignment for distributed real-time systems," IEEE Transactions on Computers (IEEE TC), Vol. 64, No. 7, 2015, pp. 1983–1997. - [J98] F.A. Shah, G. Csaba, M.T. Niemier, X. Hu, W. Porod and G. Bernstein, "Error analysis for ultra dense nanomagnet logic circuits," *Journal of Applied Physics (JAP)*, Vol. 117, No. 17, 2015, 17A906. - [J99] C. Leng, Y. Qiao, X. Hu and H. Wang, "Utilization-based admission control for aperiodic tasks under EDF scheduling," *Real-Time Systems*, Vol. 51, No. 1, 2015, pp. 36–76. - [J100] B. Sedighi\*, **X. Hu**, H. Liu, J.J. Nahas and M.T. Niemier, "Analog circuit design using tunnel-FETs," *IEEE Transactions on Circuits and Systems I (IEEE TCAS I)*, Vol. 62, No. 1, 2015, pp. 39–48. ## Refereed Conference Papers (published or accepted for publication) - [C1] K. Wu, T. Zhang, X. Hu and S. Han, "Flexibility-aware network resource partitioning for multistate real-time mission-critical applications," *IEEE real-time symposium (RTSS)* (IEEE), December 2025. - [C2] H. Geng\*, X. Lu, Y. Che, Z. Tian, D. Cheng, X. Sun, M. Niemier and X. Hu, "COSMOS: RL-enhanced locality-aware counter cache optimization for secure memory," *International Symposium on Microarchitecture (MICRO)* (IEEE/ACM). October 2025. - [C3] R. Qin, P. Ren\*, Z. Yan, L. Liu\*, D. Liu, A. Nassereldine, J. Xiong, K. Ni, X. Hu and Y. Shi, "NVCiM-PT: An NVCiM-assisted prompt tuning framework for edge LLMs," *Design Automation and Test in Europe (DATE)* (ACM/IEEE), April 2025. - [C4] Y Qin\*, Z. Jia, Z. Yan, J. Mok, M. Yung, Y. Liu, X. Liu, W. Wen, L. Liang, K.T. Cheng, X. Hu and Y. Shi, "A 10.60 uW 150 GOPS mixed-bit-width sparse CNN accelerator for life-threatening ventricular arrhythmia detection," Asia and South Pacific Design Automation Conference (ASP-DAC) (ACM/IEEE), January 2025. - [C5] C. Ni, S. Chen, L. Liu\*, M. Imani, T. Kämpfe, K. Ni, M. Niemier, X. Hu, C. Zhuo and X. Yin, "TAP-CAM: A tunable approximate matching engine based on ferroelectric content addressable memory," *International Conference on Computer Aided Design (ICCAD)* (ACM/IEEE), October 2024. - [C6] L. Pei, Y. Qin\*, Z.M. Enciso, B. Cheng, J. Liu, S. Davis, Z. Jia, M. Niemier, Y. Shi, X. Hu and N. Cao, "Towards uncertainty-quantifiable biomedical intelligence: mixed-signal compute-in-entropy for Bayesian neural networks," *International Conference on Computer Aided Design (ICCAD)* (ACM/IEEE), October 2024.(Nominated for the Best Paper Award.) - [C7] Y Qin\*, Z. Yan, Z. Pan, W. Wen, X. Hu and Y. Shi, "TSB: Tiny shared block for efficient DNN deployment on NVCIM accelerators," *International Conference on Computer Aided Design* (ICCAD) (ACM/IEEE), October 2024. - [C8] H. Farzaneh, J. P. Cardoso De Lima, M Li\*, A. A. Khan, X. Hu and J. Castrillon, "C4CAM: A Compiler for CAM-based In-memory Accelerators," ACM International Conference on Architectural Support for Programming Languages and Operating System (ASPLOS) (ACM), April 2024, Volume 3. - [C9] T. Zhang, J. Wang, X. Hu and S. Han, "Real-time flow scheduling in industrial 5G new radio," IEEE real-time symposium (RTSS) (IEEE), December 2023, pp. 371–384. - [C10] J. Wang, T. Zhang, Q. Deng, X. Hu and S. Han, "Resource virtualization with end-to-end timing guarantees for multi-hop multi-channel real-time wireless networks," *IEEE real-time symposium* (RTSS) (IEEE), December 2023, pp. 385–396. - [C11] M Li\*, H. Geng\*, M. Niemier and X. Hu, "Accelerating polynomial modular multiplication with crossbar-based compute-in-memory," *International Conference on Computer Aided Design (IC-CAD)* (ACM/IEEE), November 2023, pp. 1–9. - [C12] Z. Yan\*, Y. Qin, W. Wen, X. Hu and Y. Shi, "Improving realistic worst-case performance of NVCiM DNN accelerators through training with right-censored Gaussian noise," *International Conference on Computer Aided Design (ICCAD)* (ACM/IEEE), November 2023, pp. 1-9. (Received the William J. McCalla ICCAD Best Paper Award.) - [C13] S. Shou, C. Liu, S. Yun, Z. Wan, K. Ni, M. Imani, X. Hu, J. Yang, C. Zhuo and X. Yin, "SEE-MCAM: Scalable multi-bit FeFET content addressable memories for energy efficient associative search," *International Conference on Computer Aided Design (ICCAD)* (ACM/IEEE), November 2023, pp. 1-9. - [C14] L. Liu\*, S. Kumar, S. Thomann, H. Amrouch and X. Hu, "Compact and high-performance TCAM based on scaled double-gate FeFETs," Design Automation Conference (DAC) (ACM/IEEE), July 2023, pp. 1-6. - [C15] T. Zhang\*, X. Hu and S. Han, "Contention-free configured grant scheduling for 5G URLLC traffics," *Design Automation Conference (DAC)* (ACM/IEEE), July 2023, pp. 1-6. - [C16] M. Li\*, A. Kazemi\*, A. F. Laguna\* and X. Hu, "Associative memory based experience replay for deep reinforcement learning," *International Conference on Computer Aided Design (ICCAD)* (ACM/IEEE), November 2022. Article No. 135, pp. 1–9. - [C17] C.-K. Liu, H. Chen, M. Imani, K. Ni, A. Kazemi\*, A. F. Laguna\*, M. Niemier, X. Hu, L. Zhao, C. Zhuo and X. Yin, "COSIME: FeFET based associative memory for in-memory cosine similarity search," *International Conference on Computer Aided Design (ICCAD)* (ACM/IEEE), November 2022. Article No. 137, pp. 1–9. - [C18] Z. Yan\*, X. Hu and Y. Shi, "Computing-in-memory neural network accelerators for safety-critical systems: Can small device variations be disastrous?" *International Conference on Computer Aided Design (ICCAD)* (ACM/IEEE), November 2022. Article No. 87, pp. 1–9. - [C19] S. Mishra\*, Y. Zhang, L. Zhang, T. Zhang, X. Hu and D. Z. Chen, "Data-driven deep supervision for skin lesion classification," *International Conference on Medical Image Computing and Computer-Assisted Intervention (MICCAI)*, September 2022, pp. 721–731. - [C20] D. Shen\*, T. Zhang\*, J. Wang, Q. Deng, S. Han and X. Hu, "QoS guaranteed resource allocation for coexisting eMBB and URLLC traffic in 5G industrial networks," *IEEE International Conference on Embedded and Real-Time Computing Systems and Applications (RTCSA)* (IEEE), August 2022, pp. 81-90. - [C21] D. Shen\*, T. Zhang\*, J. Wang, Q. Deng, S. Han and X. Hu, "Distributed successive packet scheduling for multi-channel real-time wireless networks," *IEEE International Conference on Embedded and Real-Time Computing Systems and Applications (RTCSA)* (IEEE), August 2022, pp. 71-80. - [C22] J. Wang, T. Zhang\*, D. Shen\*, X. Hu and S. Han, "HARP: Hierarchical resource partitioning in dynamic industrial wireless networks," *IEEE International Conference on Distributed Computing* Systems (ICDCS) (IEEE), July 2022, pp. 1029–1039. - [C23] R. Wang, X. Jiao and X. Hu, "ODHD: One-class hyperdimensional computing for outlier detection," Design Automation Conference (DAC) (ACM/IEEE), July 2022, pp. 43-48. - [C24] Z. Yan\*, X. Hu and Y. Shi, "SWIM: Selective write-verify for computing-in-memory neural accelerators," *Design Automation Conference (DAC)* (ACM/IEEE), July 2022, pp. 277–282. - [C25] M. Li\*, A.F. Laguna\*. D. Reis\*, X. Yin\*, M. Niemier and X. Hu, "iMARS: An in-memory-computing architecture for recommendation systems," *Design Automation Conference (DAC)* (ACM/IEEE), July 2022, pp. 463–468. - [C26] M. Chang, X. Yin\*, Z. Toroczkai, X. Hu and A. Raychowdhury, "An analog clock-free compute fabric based on continuous-time dynamical system for solving combinatorial optimization problems," *IEEE Custom Integrated Circuits Conference (CICC)* (IEEE), April 2022, pp. 1–2. - [C27] N. Bagga, K. Ni, N. Chauhan, O. Prakash, X. Hu and H. Amrouch, "Cleaved-gate ferroelectric FET for reliable multi-level cell storage," IEEE International Reliability Physics Symposium (IRPS) (IEEE), March 2022, pp. P5-1-P5-5. - [C28] L. Liu\*, M. M. Sharifi\*, R. Rajaei\*, A. Kazemi\*, K. Ni, X. Yin\*, M. Niemier and X. Hu, "Eva-CAM: A circuit/architecture-level evaluation tool for general content addressable memories," Design, Automation & Test in Europe Conference & Exhibition (DATE) (ACM/IEEE), 2022, pp. 1173–1176. - [C29] Z. Yan\*, W. Jiang, X. Hu and Y. Shi, "RADARS: Memory efficient reinforcement learning aided differentiable neural architecture search," Asia and South Pacific Design Automation Conference (ASPDAC) (ACM/IEEE), January 2022, pp. 128–133. - [C30] S. Dutta, A. Khanna, H. Ye, M.M. Sharifi\*, A. Kazemi\*, M.San Jose, K.A. Aabrar, J.G. Mir, M. Niemier, X. Hu and S. Datta, "Lifelong learning with monolithic 3D ferroelectric ternary content-addressable memory," *IEEE International Electron Devices Meeting (IEDM)* (IEEE), 2021, pp. 17.1.1–17.1.4. - [C31] R. Rajaei\*, M. Niemier and X. Hu, "Low-cost sequential logic circuit design considering single event double-node upsets and single event transients," *IEEE International Conference on Com*puter Design (ICCD), (IEEE), September 2021, pp. 178–185. - [C32] A. Kazemi\*, S. Sahay, A. Saxena, M. M. Sharifi\*, M. Niemier and X. Hu, "A flash-based multi-bit content-addressable memory with Euclidean squared distance," *International Symposium on Low Power Electronics and Design (ISLPED)* (IEEE/ACM), July 2021, 6 pages. - [C33] A. Kazemi\*, M. M. Sharifi\*, Z. Zou, M. Niemier, X. Hu and M. Imani, "MIMHD: Accurate and efficient hyperdimensional inference using multi-bit In-memory computing," *International Symposium on Low Power Electronics and Design (ISLPED)* (IEEE/ACM), July 2021, 6 pages. - [C34] M. M. Sharifi\*, L. Pentecost, R. Rajaei\*, A. Kazemi\*, Q. Lou\*, G-Y. Wei, D. Brooks, K. Ni, X. Hu, M. Niemier and M. Donato, "Application-driven design exploration for dense ferroelectric embedded non-volatile memories," *International Symposium on Low Power Electronics and Design (ISLPED)* (IEEE/ACM), July 2021, 6 pages. - [C35] M. Yang, M. R. Jokar, J. Qiu, Q. Lou\*, Y. Liu, A. Udupa, F. T. Chong, J. M. Dallesasse, M. Feng, L. L. Goddard, X. Hu and Y. Li, "A hybrid optical-electrical analog deep learning accelerator using incoherent optical signals," Great Lakes Symposium on VLSI (GLSVLSI) (ACM), June 2021, pp. 271–276. - [C36] J. Wang, T. Zhang\*, D. Shen\*, X. Hu and S. Han, "APaS: An adaptive partition-based scheduling framework for 6TiSCH networks," *IEEE Real-Time and Embedded Technology and Applications* Symposium (RTAS) (IEEE), May 2021, pp. 320–332. - [C37] S. Thomann, C. Li, C. Zhuo, O. Prakash, X. Yin\*, X. Hu and H. Amrouch, "On the reliability of in-memory computing: impact of temperature on ferroelectric TCAM," *IEEE VLSI Test Symposium (VTS)* (IEEE), April 2021, pp. 1–6. (Nominated for the Best Paper Award.) - [C38] S. Mishra\*, D. Chen and X. Hu, "Objective-dependent uncertainty driven retinal vessel segmentation," *IEEE International Symposium on Biomedical Imaging (ISBI)* (IEEE), April 2021, pp. 453–457. - [C39] M. Li\* and X. Hu, "A quantization framework for neural network adaption at the edge," Design Automation and Test in Europe (DATE) (ACM/IEEE), 2021, pp. 402–407. - [C40] A. Kazemi\*, M.M. Sharifi\*, A.F. Laguna\*, F. Mueller, R. Rajaei\*, R. Olivo, T. Kaempfe, M. Niemier and X. Hu, "In-memory nearest neighbor search with FeFET multi-bit content-addressable memories," *Design Automation and Test in Europe (DATE)* (ACM/IEEE), 2021, pp. 1084–1089. (Nominated for the Best Paper Award.) - [C41] A.F. Laguna\*, A. Kazemi\*, M. Niemier and X. Hu, "In-memory computing based accelerator for transformer networks for long sequences," *Design Automation and Test in Europe (DATE)* (ACM/IEEE), 2021, pp. 1839–1844. - [C42] D. Reis\*, A.F. Laguna\*, M. Niemier and X. Hu, "Attention-in-memory for few-shot learning with configurable ferroelectric FET arrays," Asia and South Pacific Design Automation Conference (ASPDAC) (ACM/IEEE), January 2021, pp. 49–54. - [C43] J. S.Takeshita, D. Reis\*, T. Gong, M. Niemier, X. Hu and T. Jung, "Algorithmic acceleration of B/FV-like somewhat homomorphic encryption for compute-enabled RAM," Selected Areas in Cryptography, 2020. - [C44] A.F. Laguna\*, H. Gamaarachchi, X. Yin\*, M. Niemier, S. Parameswaran and X. Hu, "Seed-and-vote based in-memory accelerator for DNA read mapping," *International Conference on Computer Aided Design (ICCAD)* (ACM/IEEE), November 2020. Article No. 56, pp. 1–9. - [C45] X. Dai, S. Zhao, Y. Jiang, X. Jiao, X. Hu and W. Chang, "Fixed-priority scheduling and controller co-design for time-sensitive networks," *International Conference on Computer Aided Design (ICCAD)* (ACM/IEEE), November 2020. Article No. 99, pp. 1–9. - [C46] A. Kazemi\*, R. Rajaei\*, K. Ni, S. Datta, M. Niemier and X. Hu, "A hybrid FeMFET-CMOS analog synapse circuit for neural network training and inference," *International Symposium on Circuits and Systems (ISCAS)* (IEEE), October 2020, pp. 1–5. - [C47] R. Rajaei\*, Y.-K. Lin, S. Salahuddin, M. Niemier and X. Hu, "Dynamic memory and sequential logic design using negative capacitance FinFETs," International Symposium on Circuits and Systems (ISCAS) (IEEE), October 2020, pp 1–5. - [C48] R. Rajaei\*, Y.K. Lin, S. Salahuddin, M. Niemier and X. Hu, "GC-eDRAM design using hybrid FinFET/NC-FinFET," ACM/IEEE International Symposium on Low Power Electronics and Design (ISLPED) (ACM/IEEE), August 2020, pp. 199–204. - [C49] Q. Lou\*, T. Gao, P. Faley, M. Niemier, X. Hu and S. Joshi, "Embedding error correction into crossbars for reliable matrix vector multiplication using emerging devices," ACM/IEEE International Symposium on Low Power Electronics and Design (ISLPED) (ACM/IEEE), August 2020, pp. 139–144. - [C50] A. Kazemi\*, C. Alessandri, A. C. Seabaugh, X. Hu, M. Niemier and S. Joshi, "A device non-ideality resilient approach for mapping neural networks to crossbar arrays," ACM/IEEE Design Automation Conference (DAC) (ACM/IEEE), July 2020, pp. 1–6. - [C51] S. Mishra\*, D. Chen and X. Hu, "A data-aware deep supervised method for retinal vessel segmentation," *IEEE International Symposium on Biomedical Imaging (ISBI)* (IEEE), April 2020, pp. 1254–1257. - [C52] K. Ni, A. Gupta, O. Prakash, S. Thomann, X. Hu and H. Amrouch, "Impact of extrinsic variation sources on the device-to-device variation in Ferroelectric FET," *IEEE International Reliability Physics Symposium (IRPS)* (IEEE), March 2020 (5 pages). - [C53] A. Gupta, K. Ni, O. Prakash, X. Hu and H. Amrouch, "Temperature dependence and temperature-aware sensing in Ferroelectric FET," IEEE International Reliability Physics Symposium (IRPS) (IEEE), March 2020 (5 pages). - [C54] D. Reis\*, A.F. Laguna\*, M. Niemier and X. Hu, "A fast and energy efficient Computing-in-Memory architecture for few-shot learning applications," *Design Automation and Test in Europe* (DATE) (ACM/IEEE), March 2020, pp. 127–132. - [C55] M.M. Sharifi\*, R. Rajaei\*, P. Cadareanu, P.-E. Gaillardon, Y. Jin, M. Niemier and X. Hu, "A novel TIGFET-based DFF design for improved resilience to power side-channel attacks," *Design Automation and Test in Europe (DATE)* (ACM/IEEE), March 2020, pp. 1253–1258. - [C56] M. Li\*, X. Yin\*, X. Hu and C. Zhuo, "Nonvolatile and energy-efficient FeFET-based multiplier for energy-harvesting devices," Asia and South Pacific Design Automation Conference (ASPDAC) (ACM/IEEE), January 2020, pp. 562–567. - [C57] Y. Lin, Q. Zhang, J. Tang, B. Gao, C. Li, P. Yao, Z. Liu, J. Zhu, J. Lu, X. Hu, H. Qian and H. Wu, "Bayesian neural network realization by exploiting inherent stochastic behavior of analog RRAM," *IEEE International Electron Devices Meeting (IEDM)* (IEEE), 2019, pp. 14.6.1–14.6.4. - [C58] I. Palit\*, Q. Lou\*, R. Perricone\*, M.Niemier and X. Hu, "A uniform modeling methodology for benchmarking DNN accelerators," *International Conference on Computer Aided Design (ICCAD)* (ACM/IEEE), November 2019 (6 pages). - [C59] T. Gong, T. Zhang\*, X. Hu, Q. Deng, M. Lemmon and S. Han, "Reliable dynamic packet scheduling over lossy real-time wireless network," Euromicro Conference on Real-Time Systems (ECRTS), July 2019, pp. 11:1–11:23. - [C60] S. Mishra\*, P. Liang, A. Czajka, D. Chen and X. Hu, "CC-Net: Image complexity guided network compression for biomedical image segmentation," *IEEE International Symposium on Biomedical Imaging (ISBI)* (IEEE), April 2019, pp. 57–60. - [C61] L. Li, T. Wei, J. Zhou\*, M. Chen and X. Hu, "CE-based optimization for real-time system availability under learned soft error rate," Design Automation and Test in Europe (DATE) (ACM/IEEE), March 2019, pp. 1331–1336. - [C62] A. F. Laguna\*, M. Niemier and X. Hu, "Design of hardware-friendly memory enhanced neural networks," Design Automation and Test in Europe (DATE) (ACM/IEEE), March 2019, pp. 1583– 1586. - [C63] R. Perricone\*, Z. Liang, M. G. Mankalale, M. Niemier, S. S. Sapatnekar, J.-P. Wang and X. Hu, "An energy efficient non-volatile flip-flop based on CoMET technology," *Design Automation and Test in Europe (DATE)* (ACM/IEEE), March 2019, pp. 390–395. - [C64] D. Zhang, Y. Ma\*, C. Zheng, Y. Zhang, X. Hu and D. Wang, "Cooperative-competitive task allocation in edge computing for delay-sensitive social sensing," ACM/IEEE Symposium on Edge Computing (SEC) (ACM/IEEE), October 2018, pp. 243–259. - [C65] D. Reis\*, M. Niemier and X. Hu, "Computing in-memory with FeFETs," International Symposium on Low Power Electronics and Design (ISLPED) (ACM/IEEE), July 2018. Article No. 24, pp. 1– 6. (Received the Best Paper Award.) - [C66] X. Xu, Q. Lu, L. Yang, X. Hu, D.Z. Chen, Y. Hu and Y. Shi, "Quantization of fully convolutional networks for accurate biomedical image segmentation," *IEEE/CVF Conference on Computer Vi*sion and Pattern Recognition (CVPR) (IEEE), June 2018, pp. 8300–8308. - [C67] I. Palit\*, L. Yang, Y. Ma\*, D.Z. Chen, M. Niemier, J. Xiong and X. Hu, "Biomedical image segmentation using fully convolutional networks on TrueNorth," to *International Symposium on Computer-Based Medical Systems (CBMS)*, June 2018, pp. 375–380. - [C68] X. Chen\*, Niemier and X. Hu, "Nonvolatile Lookup Table Design Based on Ferroelectric Field-Effect Transistors," International Symposium on Circuits and Systems (ISCAS) (IEEE), May 2018, pp. 1–5. - [C69] T. Zhang\*, T. Gong, Z. Yun, S. Han, Q. Deng and X. Hu, "FD-PaS: A fully distributed packet scheduling framework for handling disturbances in real-time wireless networks," *IEEE Real-Time* and Embedded Technology and Applications Symposium (RTAS) (IEEE), April 2018, pp. 1–12. - [C70] D. Zhang, Y. Ma\*, Y. Zhang, S. Lin, X. Hu, D. Wang, "A real-time and non-cooperative task allocation framework for social sensing applications in edge computing systems," *IEEE Real-Time* and Embedded Technology and Applications Symposium (RTAS) (IEEE), April 2018, pp. 316–326. - [C71] X. Chen\*, X. Yin\*, M. Niemier and X. Hu, "Design and optimization of FeFET-based cross-bars for binary convolution neural networks," Design Automation and Test in Europe (DATE) (ACM/IEEE), March 2018, pp. 1211–1216. - [C72] X. Chen\*, D.Z. Chen and X. Hu, "moDNN: Memory optimal DNN training on GPUs," *Design Automation and Test in Europe (DATE)* (ACM/IEEE), March 2018, pp. 13–18. - [C73] Y. Ma\*, T. Chantem\*, R. P. Dick, and X. Hu, "Improving reliability for real-time systems through dynamic recovery," *Design Automation and Test in Europe (DATE)* (ACM/IEEE), March 2018, pp. 521–526. - [C74] W. Chang, D. Roy, X. Hu and S. Chakraborty, "Cache-aware task scheduling for maximizing control performance," Design Automation and Test in Europe (DATE) (ACM/IEEE), March 2018, pp. 700–705. - [C75] L. Li, P. Cong, K. Cao, J. Zhou\*, T. Wei, M. Chen and X. Hu, "Feedback control of real-time EtherCAT networks for reliability enhancement in CPS," Design Automation and Test in Europe (DATE) (ACM/IEEE), March 2018, pp. 694–699. - [C76] J. Zhou\*, T. Wei, M. Chen, X. Hu, Y. Ma\*, G. Zhang and J. Yan, "Variation-aware task allocation and scheduling for improving reliability of real-time MPSoCs," *Design Automation and Test in Europe (DATE)* (ACM/IEEE), March 2018, pp. 171–176. - [C77] X. Chen\*, J. Chen, D.Z. Chen and X. Hu, "Optimizing memory efficiency for convolution kernels on Kepler GPUs," Design Automation Conference (DAC) (ACM/IEEE), June 2017, Article No. 68, 6 pages. - [C78] Y. Bai, X. Hu, R. F. DeMara and M. Lin, "A spin-orbit torque based Cellular Neural Network (CNN) architecture," *Great Lakes Symposium on VLSI (GLSVLSI)* (ACM), May 2017, pp. 59–64. - [C79] T. Zhang\*, T. Gong, C. Gu, H. Ji, S. Han, Q. Deng and X. Hu, "Distributed dynamic packet scheduling for handling disturbances in real-time wireless networks," *IEEE Real-Time and Em*bedded Technology and Applications Symposium (RTAS) (IEEE), April 2017, pp. 261–272. - [C80] J. Zhou\*, J. Yan, T. Wei, M.Chen and X. Hu, "Energy-adaptive scheduling of imprecise computation tasks for QoS optimization in real-Ttme MPSoC systems," Design Automation and Test in Europe (DATE) (ACM/IEEE), March 2017, pp. 1402–1407. - [C81] Y. Ma\*, T. Chantem\*, R. Dick and X. Hu, "An on-line framework for improving reliability of real-time systems on 'Big-Little' type MPSoCs," *Design Automation and Test in Europe (DATE)* (ACM/IEEE), March 2017, pp. 446–451. - [C82] X. Yin\*, M. Niemier and X. Hu, "Design and benchmarking of ferroelectric FET based TCAM," Design Automation and Test in Europe (DATE) (ACM/IEEE), March 2017, pp. 1444–1449. - [C83] X. Yin\*, A. Aziz, J. Nahas, S. Datta, S. Gupta, M.Niemier and X. Hu, "Exploiting ferroelectric FETs for low-power non-volatile logic-in-memory circuits," *International Conference on Computer Aided Design (ICCAD)* (ACM/IEEE), November 2016, pp. 121–126. - [C84] C. Gu\*, N. Guan, Z.Feng, Q. Deng, X. Hu and Y. Wang, "Transforming real-time task graphs to improve schedulability," *IEEE International Conference on Embedded and Real-Time Computing* Systems and Applications (RTCSA) (IEEE), August 2016, pp. 29–38. (Nominated for the Best Paper Award.) - [C85] X. Yin\*, B. Sedighi\*, M. Niemier and X. Hu, "Design of latches and flip-flops using emerging tunneling devices," *Design Automation and Test in Europe (DATE)* (ACM/IEEE), March 2016, pp. 367–372. - [C86] T. Liu, H. Guo, S. Parameswaran and X. Hu, "Improving tag generation for memory data authentication in embedded processor systems," Asia and South Pacific Design Automation Conference (ASPDAC) (ACM/IEEE), January 2016, pp. 50–55. - [C87] J. Zhou\*, X. Hu, Y. Ma\* and T. Wei, "Balancing lifetime and soft-error reliability to improve system availability," Asia and South Pacific Design Automation Conference (ASPDAC) (ACM/IEEE), January 2016, pp. 685–690. - [C88] A. Tan, Q. Wang, N. Guan, Q. Deng and X. Hu, "Inter-cell channel time-slot scheduling for multichannel multiradio cellular fieldbuses," *IEEE real-time symposium (RTSS)* (IEEE), December 2015, pp. 227–238. - [C89] I. Palit\*, Q. Lou, N. Acampora, J. Nahas, M.T. Niemier, X. Hu, "Analytically modeling power and performance of a CNN system," *International Conference on Computer Aided Design (ICCAD)* (ACM/IEEE), November 2015, pp. 186–193. - [C90] K. Shamsi, Y. Bi, Y.Jin, P.-E. Gaillardon, M.Niemier and X. Hu. "Reliable and high performance STT-MRAM architectures based on controllable-polarity devices," *IEEE International Conference* on Computer Design (ICCD), (IEEE), pp. 372–379, October 2015. - [C91] S. Arunachalam, T.Chantem\*, R.P. Dick and X. Hu, "An online wear state monitoring methodology for off-the-shelf embedded processors," *International Conference on Hardware/Software Co-*Design and System Synthesis (CODES+ISSS) (IEEE), October 2015, pp. 114–123. - [C92] S. Hong\*, X. Hu, T. Gong and S. Han, "On-line data link layer scheduling in wireless networked control systems," Euromicro Conference on Real-Time Systems (ECRTS), pp. 57–66. July 2015. - [C93] K. Xiao\*, D.Z. Chen, X. Hu and B. Zhou\*, "Monte Carlo based ray tracing in CPU-GPU heterogeneous systems and applications in radiation therapy," ACM Symposium on High-Performance Parallel and Distributed Computing (HPDC), (ACM), pp. 247–258, June 2015. - [C94] Y. Ma\*, T. Chantem\*, X. Hu and Robert P. Dick: "Improving lifetime of multicore soft real-time systems through global utilization control," ACM Great Lakes Symposium on VLSI (GLVLSI) (ACM), May 2015, pp. 79–82. - [C95] Q. Lou\*, I. Palit\*, A. Horvath, X. Hu, M. T. Niemier, J. Nahas, "TFET-based operational transconductance amplifier design for CNN systems," ACM Great Lakes Symposium on VLSI (GLVLSI) (ACM), May 2015, pp. 277–282. - [C96] A. Kiss, Z. Nagy, P. Szolgay, G. Csaba, X. Hu and W. Porod, "Emulating massively parallel non-Boolean operators on FPGA," *International Symposium on Circuits and Systems (ISCAS)* (IEEE), May 2015, pp. 1981–1984. - [C97] L. Tang\*, X. Hu, R. Barrett, "PerDome: a performance model for heterogeneous computing systems," *High Performance Computing Symposium (HPC)*, (ACM), April 2015, pp. 225–232. - [C98] B. Sedighi\*, I. Palit\*, X. Hu, J. Nahas and Michael Niemier, "A CNN-inspired mixed signal processor based on tunnel transistors," Design Automation and Test in Europe (DATE) (ACM/IEEE), March 2015, pp. 1150–1155. - [C99] R. Perricone\*, Y. Zhu\*, K.M. Sanders\*, X. Hu and M. Niemier, "Towards systematic design of 3D pNML layouts," Design Automation and Test in Europe (DATE) (ACM/IEEE), March 2015, pp. 1539–1542. ### Invited and Other Publications - [I1] X. Hu, M.-Y.Lee, M. Li, J.P.C. De Lima, L. Liu\*, Z. Zhu, J. Castrillon, M. Niemier and Y. Wang, "Cross-layer design and design automation for in-memory computing based on non-volatile memory technologies," accepted to *IEEE Design & Test*, 2025. - [I2] S. Ullah, S. S. Sahoo, Can Li, Chao Li, L. Liu\*, T. S. Pereira\*, B. Wen, X. Yin, A. Darjani, N. Kavand, C. Bodla, R. Y. Panduga, A. Holemadlu, J. Maly, J. Förste, S. Vadia, X. Hu, and A. Kumar, "Invited Paper: Circuit and Architecture Design with Emerging Computing Paradigms," International Conference on Computer Aided Design (ICCAD) (ACM/IEEE), October 2025. - [I3] J. Henkel, L. Siddhu, H. Nassar, L. Bauer, J.-J. Chen, C. Hakert, T. Seidl, K. H. Chen, X. Hu, M. Li, C.-L. Yang, M.-L. Wei, "Co-designing NVM-based systems for machine learning and In-memory search applications," *International Conference on Computer Aided Design (ICCAD)* (ACM/IEEE), October 2024. - [I4] Y. Qin\*, Z. Yan, W. Wen, **X. Hu** and Y. Shi, "Sustainable deployment of deep neural networks on non-volatile compute-in-memory accelerators" an **invited** paper, *International Conference on Hardware/Software Co-Design and System Synthesis (CODES+ISSS)* (ACM/IEEE), September 2024. - [I5] X. Hu, A. Girault and H. Falk, "Report on the 2023 Embedded Systems Week (ESWEEK)," IEEE Design & Test, Vol. 41, No. 2, 2024, pp. 84-87. - [I6] L. Liu\*, A.F. Laguna, M. Niemier and X. Hu, "Design of high-performance and compact CAM for supporting data-intensive applications," *IEEE International Symposium on Circuits & Systems* (ISCAS) (IEEE), May 2024, pp. 1–5, doi: 10.1109/ISCAS58744.2024.10558698. - [I7] M. Niemier, Z. Enciso, M. Sharifi\*, X. Hu, J. Castrillon, J.P.C. Lima, A.A. Khan, H. Fazaneh, I. O'Connor, N. Afroze, A. Khan, A. Graening, R. Sharima, P. Gupta and J. Rykaert, "Smoothing disruption across the stack: tales of memory, heterogeneity, & compilers," an invited paper, Design Automation and Test in Europe (DATE) (ACM/IEEE), March 2024, pp. 1–10, doi: 10.23919/DATE58400.2024.10546772. - [I8] Z. Yan\*, Y. Qin, X. Hu and Y. Shi, "On the viability of using LLMs for SW/HW co-design: an example in designing CiM DNN accelerators," an invited paper, IEEE International System-on-Chip Conference (SOCC) (IEEE), November 2023. - [I9] M. Niemier, X. Hu, L. Liu\*, M. Sharifi\*, I. O'Connor, D. Atienza, G. Ansaloni, C. Li, A. Khan and D. C. Ralph, "Cross-layer design for the predictive assessment of technology-enabled architectures," an invited paper, Design Automation and Test in Europe (DATE) (ACM/IEEE), April 2023. - [I10] A. Shrivastava and X. Hu, "Report on the 2022 Embedded Systems Week (ESWEEK)," *IEEE Design & Test*, Vol. 40, No. 1, pp. 108–111, February 2023. - [I11] D. Reis, A. F. Laguna, M. Niemier and X. Hu, "In-memory computing accelerators for emerging learning paradigm," an invited paper, Asia and South Pacific Design Automation Conference (ASPDAC) (IEEE), January 2023, pp. 606-611. - [I12] D. Reis, A. F. Laguna, M. Li\*, M. Niemier and X. Hu, "Ferroelectric FET configurable memory arrays and their applications," an invited paper, IEEE International Electron Devices Meeting (IEDM) (IEEE), December 2022. - [I13] R. Ernst and X. Hu, "Autonomous systems design a virtual roundtable," IEEE Computer, Vol. 54, No. 11, pp. 17–25, November 2021. - [I14] X. Guo, S. Han, X. Hu, X. Jiao, Y. Jin, F. Kong and M. Lemmon, "Towards scalable, secure, and smart mission-critical IoT systems: review and vision: (Special Session Paper)," *International Conference on Embedded Software* (ACM/IEEE), October 2021, pp. 1–10. - [I15] X. Hu, M. Niemier, A. Kazemi\*, A. F. Laguna\*, K. Ni, R. Rajaei\*, M. M. Sharifi\* and X. Yin, "In-memory computing with associative memories: a cross-layer perspective," an **invited** paper, *IEEE International Electron Devices Meeting (IEDM)* (IEEE), December 2021, pp. pp. 25.2.1–25.2.4. - [I16] H. Amrouch, D. Gao , X. Hu, A. Kazemi\*, A. F. Laguna\*, K. Ni, M. Niemier, M. M. Sharifi\*, S. Thomann, X. Yin and C. Zhuo, "ICCAD tutorial session paper: Ferroelectric FET technology and applications: from devices to systems," *International Conference on Computer Aided Design* (ICCAD) (ACM/IEEE), November 2021. - [I17] D. Reis\*, A.F. Laguna\*, M. Niemier and X. Hu, "Exploiting FeFETs via cross-layer design from inmemory computing circuits to meta-learning applications," an invited paper, Design Automation and Test in Europe (DATE) (ACM/IEEE), March 2021, pp. 306–311. - [I18] H. Amrouch, X. Hu, M. Imani, A. Laguna\*, M. Niemier, S. Thomann, X. Yin\* and C. Zhuo, "Cross-layer design for Computing-in-Memory: From Devices, Circuits, to Architectures and Applications," an invited paper, Asia and South Pacific Design Automation Conference (ASPDAC) (ACM/IEEE), January 2021, pp. 132–139. - [I19] Z. Yan\*, D.-C. Juan, X. Hu and Y. Shi, "Uncertainty modeling of emerging device based computing-in-memory neural accelerators with application to neural architecture search," an invited paper, Asia and South Pacific Design Automation Conference (ASPDAC) (ACM/IEEE), January 2021, pp. 859–864. - [I20] D. Ma, X. Yin\*, M. Niemier, X. Hu and X. Jiao, "AxR-NN: Approximate computation reuse for energy-efficient convolutional neural networks," an invited paper, Great Lakes VLSI Symposium (GLVLSI) (ACM), September 2020, pp. 363–368. - [I21] D. Reis\*, D. Gao, X. Yin, D. Fan, M. Niemier, C. Zhuo and X. Hu, "Modeling and benchmarking computing-in-memory for design space exploration," an invited paper, Great Lakes VLSI Symposium (GLVLSI) (ACM), September 2020, pp. 39–44. - [I22] Z. Zhu, H. Sun, K. Qiu, L. Xia, G. Krishnan, G. Dai, D. Niu, X. Chen, X. Hu, Y. Cao, Y. Xie, Y. Wang and H. Yang, "MNSIM 2.0: A behavior-level modeling tool for memristor-based neuromorphic computing systems," an invited paper, Great Lakes VLSI Symposium (GLVLSI) (ACM), September 2020, pp. 83–88. - [I23] D. Brooks, T. Gokmen, U. Gupta, X. Hu, S. Jain, A.F. Laguna\*, M. Niemier, A. Raghunathan, A. Ranjan, D. Reis\*, J. Stevens, C-J. Wu and X. Yin\*, "Emerging neural workloads and their impact on hardware," an invited paper, Design Automation and Test in Europe (DATE) (ACM/IEEE), March 2020, pp. 1462–1471. - [I24] J. Henkel, H. Amrouch, M. Rapp, S. Salamin, D. Reis\*, D. Gao, X. Yin\*, M. Niemier, C. Zhuo, X. Hu, H.-Y. Cheng, C.-L. Yang, "The impact of emerging technologies on architectures and system-level management," an invited paper, International Conference on Computer-Aided Design (ICCAD) (ACM/IEEE), November 2019, pp. 794–799. - [I25] S. Angizi, Z. He, D. Reis\*, X. Hu, W. Tsai, S. J. Lin and D. Fan, "Accelerating deep neural networks in processing-in-memory platforms: analog or digital approach?" an invited paper, IEEE Computer Society Annual Symposium on VLSI (ISVLSI) (IEEE), 2019, pp. 197–202. - [I26] X. Yin\*, D. Reis\*, M. Niemier and X. Hu, "Ferroelectric FET based TCAM designs for energy efficient computing" an invited paper, IEEE Computer Society Annual Symposium on VLSI (ISVLSI) (IEEE), July 2019, pp. 437–442. - [I27] A.F. Laguna\*, X. Yin\*, D. Reis\*, M. Niemier and X. Hu, "Ferroelectric FET based In-memory computing," an invited paper, Great Lakes VLSI Symposium (GLVLSI) (ACM), May 2019, pp. 373–378. - [I28] X. Hu, R. Ernst, P. Eles, G. Heiser, K. Keutzer, D. Kim and T. Tohdo, "Roundtable: Machine learning for embedded systems: hype or lasting impact?" *IEEE Design & Test*, Vol. 35, No. 6, pp. 86–93, 2018. - [I29] S. Rai, S. Srinivasa, P. Cadareanu, X. Yin\*, X. Hu, P.-E. Gaillardon, V. Narayanan and A. Kumar, "Emerging reconfigurable nanotechnologies: can they support future electronics?" an invited paper, International Conference on Computer-Aided Design (ICCAD) (ACM/IEEE), November 2018, Article 13, 8 pages. - [I30] A. Aziz, E.T. Breyer, A. Chen, X. Chen\*, S. Datta, S.K. Gupta, M. Hoffmann, X. Hu, A. Ionescu, M. Jerry, T. Mikolajick, H.Mulaosmanovic, K. Ni, M. Niemier, I. O'Connor, A. Saha, S. Slesazeck, S.K. Thirumala and X. Yin\*, "Computing with ferroelectric FETs: Devices, models, systems, and applications," an invited paper, Design Automation and Test in Europe (DATE) (ACM/IEEE), March 2018, pp. 1295-1304. - [I31] X. Yin\*, Z Toroczkai and X. Hu, "An analog SAT solver based on a deterministic dynamical system," an invited paper, International Conference on Computer-Aided Design (ICCAD) (ACM/IEEE), November 2017, pp. 794–799. - [I32] X. Xu, Q. Lu, T. Wang, J. Liu, C. Zhuo, X. Hu and Y. Shi, "Edge Segmentation: Empowering mobile telemedicine with compressed cellular neural networks," an invited paper, *International Conference on Computer-Aided Design (ICCAD)* (ACM/IEEE), November 2017, pp. 880–887. - [I33] R. Perricone\*, M. Niemier, and X. Hu, an invited paper, "Challenges and opportunities with spin-based logic," SPIE 10357, Spintronics X, 2017, pp. 103570M. - [I34] J.-P. Wang, S. S. Sapatnekar, C. H. Kim, P. Crowell, S. Koester, S. Datta, K. Roy, A. Raghunathan, X. Hu, M. Niemier, A. Naeemi, C.-L. Chien, C. Ross and R. Kawakami, "A pathway to enable exponential scaling for the beyond-CMOS era," an invited paper, *Design Automation Conference (DAC)* (ACM/IEEE), June 2017, Article 16, 6 pages. - [I35] R. Perricone\*, L. Tang\*, M. Niemier and X. Hu, "Exploiting non-volatility for information processing," an invited paper, Great Lakes VLSI Symposium (GLVLSI) (ACM), May 2017, pp. 305–310. - [I36] A. Horvath, M. Hillmer, Q. Lou\*, X. Hu and M. Niemier, "Cellular neural network friendly convolutional neural networks – CNNs with CNNs," an invited paper, Design Automation and Test in Europe (DATE) (ACM/IEEE), March 2017, pp. 145-150. - [I37] R. Perricone\*, I. Ahmed, Z. Liang, M.G. Mankalaley X. Hu, C. H. Kim, M.Niemier, S.S. Sapatnekar and J-P Wang, "Advanced spintronic memory and logic for non-volatile processors," an invited paper, Design Automation and Test in Europe (DATE) (ACM/IEEE), March 2017, pp. 972-977. - [I38] J. Wu, J. Liu, X. Hu and Y. Shi, "Privacy protection via appliance scheduling in smart homes," an invited paper, International Conference on Computer-Aided Design (ICCAD) (ACM/IEEE), November 2016, pp. 106–111. - [I39] S. Hu, X. Hu and A. Zomaya, "Leveraging design automation techniques for cyber-physical system design," Guest Editorial, IEEE Transactions on CAD of Integrated Circuits and Systems (IEEE TCAD), Vol. 35, No 5, 2016, pp. 697–698. - [I40] A. Chen, X. Hu, Y. Jin, M. Niemier and X. Yin\*, "Enhancing hardware security with emerging transistor technologies," an invited paper, ACM Great Lakes Symposium on VLSI (GLVLSI) (ACM), May 2016, pp. 305–310. - [I41] R. Perricone\*, X. Hu, J. Nahas, and M. Niemier, "Can beyond-CMOS devices illuminate dark silicon?" an invited paper, Design Automation and Test in Europe (DATE) (ACM/IEEE), March 2016, pp. 13–18. - [I42] A. Chen, X. Hu, Y. Jin, M. Niemier and X. Yin\*, "Using emerging technologies for hard-ware security beyond PUFs," an invited paper, Design Automation and Test in Europe (DATE) (ACM/IEEE), March 2016, pp. 1544–1549. - [I43] M.T. Niemier and X. Hu, "Potential benefits from image processing hardware based on emerging transistor technologies," an invited paper, International Society for Optics and Photonics (SPIE) Newsroom, June 2015. ## Grants and Sponsored Programs Principal investigator of the following grants: - [G1] Microelectronics Commons, Department of Defense, An Efficient Hardware Crypto Engine Based on In-Memory Computing, \$3,631,174, 11/15/2024 11/14/2027, (co-PI: Siddharth Joshi (ND), Michael Niemier (ND), Dayane Reis (USF), John Wallrabenstein (ADI) and Mike Burkland (RTX)). - [G2] AI Chip Center for Emerging Smart Systems Limited (ACCESS), Physics-Based Compact Models and Physics-Informed AI Models for ReRAM and FeFETs, \$600,000, 9/14/2022 – 10/31/2024, (co-PI: Yiyu Shi (ND)). - [G3] Semiconductor Research Corporation (SRC), Enabling Design Space Exploration of Monolithic-3D Logic and Memory Fabrics, \$391,500, 1/1/2023 – 12/31/2025, (co-PIs: Sung-Kyu Lim (Georgia Tech) and Michael Niemier (ND)). - [G4] DARPA, Hardware and Programming Models Supporting In-memory Accelerators for Secure Information Processing, \$430,133, 1/1/2021 9/30/23, (co-PIs: Jose Martinez (Cornell) and Michael Niemier (ND)). - [G5] NSF, An Analog Hardware System for Solving Boolean Satisfiability, Supplement to Grant No. CCF-01644368, \$150,000, 5/5/2017 6/30/2023, (co-PI: Zoltan Toroczkai (ND)). (The grant has been reassigned to a Notre Dame colleague due to my NSF appointment.) - [G6] EMD Electronics, Understanding the design space of compute-in-memory accelerators, \$135,802, 8/1/2022 12/31/2022. - [G7] NSF, Collaborative Research: PPoSS: Planning: S3-IoT: Design and Deployment of Scalable, Secure, and Smart Mission-Critical IoT Systems, \$32,718 (Notre Dame portion), 10/1/2020 – 9/30/2022, (five other PIs from other universities). - [G8] NSF, Challenges and Opportunities for Electronic Design Automation in the Next Decade, \$43,308, 9/1/2020 8/31/2021, (for organizing an invitation-only NSF workshop). - [G9] NSF, A Uniform Modeling Framework for Cross-Layer Benchmarking of CMOS and Beyond-CMOS Devices, Supplement to Grant No. CCF-1640081, \$149,349, 7/28/2020 8/31/2021 (senior personnel: Michael Niemier (ND)). - [G10] Semiconductor Research Corporation, A Uniform Modeling Framework for Cross-Layer Benchmarking of CMOS and Beyond-CMOS Device, \$149,986, 11/1/2018 9/30/2019, (co-PI: Michael Niemier (ND)). - [G11] NSF, Fabrication of Boolean Satisfiability (SAT) Solver Chips, Supplement to Grant No. CCF-1640081, \$49,749, 7/25/2018 8/31/2020, (co-PI: Arijit Raychowdhury (Georgia Tech)). - [G12] Purdue University, TMD FETs for secure circuits through polymorphic logic gates, \$90,000, 3/1/2018 7/31/2020. (Sub-award from Applied Research Institute (ARI), PI: Joerg Appenzeller (Purdue University).) - [G13] IBM, Exploiting TrueNorth for Biomedical Image Analysis Applications Based on New Deep Neural Network Models, \$60,000 (plus a TrueNorth hardware system), 1/15/2017 1/14/2018, (3 other co-PIs). - [G14] NSF, CRI: Infrastructure for Supporting Biomedical Application Algorithm, Runtime Development and Resource Management, Grant No. CCF-1629914, \$500,000, 8/1/2016 7/31/2019, (4 other co-PIs). - [G15] NSF, An Analog Hardware System for Solving Boolean Satisfiability, Grant No. CCF-01644368, \$299,612, 7/15/2016 6/30/2022, (co-PI: Zoltan Toroczkai (ND)). - [G16] University of Minnesota, Center for Spintronic Materials, Interfaces and Novel Architectures (C-SPIN), \$137,000, 5/1/2016 10/31/2017. (Sub-award from the STARnet program, Semi-conductor Research Corporation (SRC) and Defense Advanced Projects Agency (DARPA), PI: Jianping Wang (University of Minnesota).) - [G17] NSF, Reliability Driven Resource Management of Multi-Core Real-Time Embedded Systems, Grant No. CNS-1319904, \$500,000, 10/01/2013 9/30/2017. (Collaborative research with co-PIs: Thidapat Chantem (Virginia Tech) and Robert Dick (University of Michigan).) - [G18] Sandia National Laboratory, Algorithm-Architecture Codesign for Exascale Computing, Grant No. 1644261, \$60,000, 1/8/2016 9/30/2016. - [G19] Sandia National Laboratory, Algorithm-Architecture Codesign for Exascale Computing, Grant No. 1524188, \$60,000, 12/9/2014 9/30/2015. - [G20] Sandia National Laboratory, Algorithm-Architecture Codesign for Exascale Computing, Grant No. 1228867, \$306,737, 4/19/2012 9/30/2014, (co-PIs: Danny Z. Chen (ND) and Mike Niemier (ND)). - [G21] Sandia National Laboratory, Codesign for Exascale Computing, Grant No. 1110893, \$75,000, 4/01/2011 9/30/2011, (co-PIs: Danny Z. Chen (ND) and Mike Niemier (ND)). - [G22] University of Michigan, Temperature-Aware Design for Real-time Applications, Grant No. 3001661473, \$38,888, 5/15/2010 4/30/2012. (Sub-award from NSF Grant No. CCF-0702761, PI: Robert Dick (University of Michigan).) - [G23] NSF, Reconfiguration and Defect Tolerance in Quantum-dot Cellular Automata Based Nano-Devices, Grant No. CCF-0702705, \$275,000, 9/1/2007 - 8/31/2010, (co-PI: Marya Lieberman a(ND) nd Wolfgang Porod (ND)). - [G24] Prowess, Inc., Development of an FPGA Based System for Accelerating Radiation Dose Calculation, \$85,567, 11/1/2006 2/28/2008, (co-PI: Danny Z. Chen (ND)). - [G25] Notre Dame Faculty Research Program Award, Programmable Hardware for Dose Calculation in Radiation Therapy, \$10,000, 4/01/2006 3/31/2008. - [G26] NSF, Flexible Scheduling in Real-Time Control Systems with Uncertainty, Grant No. CNS-0410771, \$270,000, 9/15/2004 8/31/2007, extended to 8/31/2008, (co-PI: Michael Lemmon (ND)). - [G27] NSF, System-Level Approaches to Reducing Energy Consumption in Real-Time Embedded Systems, Grant No. CCR-0208992, \$119,975, 9/1/2002 8/31/2005, (co-PI: Joerg Henkel (NEC) and Danny Z. (ND)). - [G28] NSF, REU supplement to CAREER Award, Experimental Platform and User Interface Development, Grant No. CCR-9701416-005-REU, \$10,000, 7/30/2002 4/30/2003. - [G29] NSF, Faculty Early Career Development (**CAREER**) Award, Performance Analysis and Tradeoff for System-Level Design Exploration of Real-Time Embedded Systems, Grant No. MIP-9701416, \$210,000, 5/1/1997 4/30/2001. - [G30] NSF, REU supplement to CAREER Award, Graphical Interface Development for EvoC, Grant No. MIP-9701416-002-REU, \$5,000, 6/1/1998 12/31/1998. - [G31] NSF, Architectural Design Exploration for Real-Time Embedded Systems, Grant No. MIP-9796162, \$151,177, 9/1/1996 8/31/1999. - [G32] DARPA (Defense Advanced Research Projects Agency), Architectural Design Exploration for Embedded Systems, Contract No. DABT63-97-C-0048, \$169,354, 7/1/1997 6/30/1999, (co-PI: Garrison Greenwood (WMU)). - [G33] Hewlett-Packard Laboratories, *Hardware-Software Codesign Research*, \$279,000, 5/1/1995 7/30/2000, (co-PI: Garrison Greenwood (WMU)). #### Co-PI of the following grants: - [G34] AI Chip Center for Emerging Smart Systems Limited (ACCESS), AI Enabled Modeling and Design Automation for Computing-in-Memory Systems Based on Emerging Devices, \$600,000, 9/14/2022 10/31/2024, (PI: Yiyu Shi (ND)). - [G35] NSF, Collaborative Research: SHF: Medium: A Comprehensive Modeling Framework for Cross-LayerBenchmarking of In-Memory Computing Fabrics: From Devices to Applications, Grant No. CISE-2212239, \$921,514, 9/1/2022 8/31/2025, (PI: Mike Niemier (ND), co-PI: Kai Ni (Rochester Institute of Technology)). (The grant has been reassigned to a Notre Dame colleague due to my NSF appointment.) - [G36] NSF, IRES Track 1: Impact of Emerging Information Processing Technologies on Architectures and Applications a U.S.-French Partnership, Grant No. OISE-2153622, \$300,000, 7/1/2022 6/30/2025, (PI: Mike Niemier (ND)). (The grant has been reassigned to a Notre Dame colleague due to my NSF appointment.) - [G37] NSF, Phase 1 I/UCRC University of Notre Dame: Center for Alternative Sustainable and Intelligent Computing (ASIC), Grant No. CCF-1822099, \$749,995, 9/15/2018 8/31/2023. (I am a co-Director at the Notre Dame site, PI and ND-site Director: Yiyu Shi (ND), 1 other co-PI). (The grant has been reassigned to a Notre Dame colleague due to my NSF appointment.) - [G38] EMD Electronics, Non-volatile memory technologies for in-memory compute and neuromorphic applications, \$124,911, 6/1/2022 12/31/2022, (PI: Mike Niemier (ND), co-PI: Kai Ni (Rochester Institute of Technology)). - [G39] Semiconductor Research Corporation, Novel Devices and Circuits for Side Channels, \$150,000, 6/1/2018 5/31/2020, extended to 5/31/2021, (PI: Mike Niemier (ND), 3 other co-PIs). - [G40] NSF, E2CDA:Type I: Extremely Energy Efficient Collective Electronics (EXCEL), Grant No. CCF-1640081, \$2,646,150, 9/1/2016 8/31/2020. (I am a Thrust Lead, PI: Suman Datta (ND), 3 other co-PIs). - [G41] Semiconductor Research Corporation (SRC) and Defense Advanced Projects Agency (DARPA), Center for Low Energy Systems Technology, \$29,860,355, 01/15/2013 – 10/31/2017, (PI: Alan Seabaugh (ND), and 26 other co-PIs). - [G42] NSF, IRES: U.S.-Hungary Research Experience for Students on Non-Boolean Computer Architectures, Grant No. IIA-1358072, \$238,847, 9/1/2014 8/31/2017, (PI: Mike Niemier (ND), co-PIs: Wolfgang Porod (ND) and James Schmiedeler (ND)). - [G43] NSF, NEB: Physics-Inspired Non-Boolean Computation based on Spatial-Temporal Wave Excitations, Grant No. CCF-1124850, \$1,600,000, 9/1/2011 8/31/2015, (PI: Wolfgang Porod (ND), co-PIs: Gary Bernstein (ND) and Mike Niemier (ND)). - [G44] DARPA, Nanomagnet Logic, Grant No. HR0011-10-C-0161, \$2,123,367,9/28/2010-12/31/2012, (PI: Wolfgang Porod (ND), and 3 other co-PIs). - [G45] NSF, MRI: Characterization of and I/O for Magnetic Logic Structures, Grant No. 0923243, \$658,070, 9/1/2009 8/31/2012, (PI: Gary Berstein (ND), co-PIs: Wolfgang Porod and Michael Niemier). - [G46] NSF, Dynamically Managing the Real-time Fabric of a Wireless Sensor-Actuator Network, Grant No. CPS-0931195, \$525,000, 9/1/2009 8/31/2012 (extended to 8/31/2013), (PI: Michael Lemmon (ND)). - [G47] Department of Navy, Radiation-Hard Nanomagnetic Logic with Electronic Input and Output, Grant No. N00014-09-1-1202, \$482,673, 9/1/2009 – 12/31/2010, (PI: Wolfgang Porod (ND), co-PIs: Mike Niemier (ND) and Gary Bernstein (ND)). - [G48] NSF, Integrated Energy-Aware Resource Scheduling for Wireless Real-Time Systems, Grant No. CNS-0834180, \$221,156, 9/15/2008 8/31/2010, (PI: Christian Poellabauer (ND)). - [G49] Semiconductor Research Corporation, Midwest Institute for Nanoelectronics Discovery, Phase 1, $\$3,100,000,\ 4/1/2008 3/31/2011$ . Phase 1.5, $\$2,200,986,\ 1/1/2011 12/31/2012$ , (PI: Alan Seabaugh (ND), and a number of other co-PIs). - [G50] Department of Defense, Blending Processing into Advanced Memory Technologies to Enhance Massive, Memory-critical Applications, \$980,153, 3/4/2008 3/3/2010, (PI: Peter Kogge (ND), co-PIs: Jay Brockman (ND), Wolfgang Porod (ND), Michael Niemier (ND), Gary Berstein (ND)). - [G51] NSF, Integrating Decentralized Control and Real-Time Scheduling for Networked Dynamical Systems, Grant No. CCF-0720457, \$160,000, 9/1/2007 8/31/2010, (PI: Michael Lemmon (ND)). - [G52] NSF, Applications, Architectures, and Circuit Design for Nano-scale Magnetic Logic Devices, Grant No. CCF-0621990, \$300,000, 9/1/2006 8/31/2009, (PI: Michael Niemier (ND), co-PIs: Gary Bernstein (ND) and Wolfgang Porod (ND)). - [G53] NSF, Ad Hoc Networks of Embedded Control Systems, Grant No. ECS-0225265, \$150,000, 10/1/2002 9/30/2005, (PI: Michael Lemmon (ND), co-PIs: Martin Haenggi (ND) and Panos Antsaklis (ND)). - [G54] NSF, Performance Based Soft Real-Time Scheduling in Networked Control Systems, Grant No. CCR-0208537, \$160,000, 9/1/2002 8/31/2005, (PI: Michael Lemmon (ND), co-PIs: Panos Antsaklis (ND)). - [G55] NSF, Geometric Problems in Radiosurgery, Radiation Therapy, and Other Medical Applications, Grant No. CCR-9988468, \$263,589, 5/1/2000 4/30/2003, (PI: Danny Z. Chen (ND)). (Ranked No. 1 by the review panel among the proposals submitted to the respective area in 1999.) - [G56] Army Research Office, Designing Efficient Search Operators for Constrained Optimization Problems, \$19,659, 9/22/1999 1/21/2000, (PI: Garrison Greenwood (WMU)). ## Equipment (hardware and software) grants from industry: - [G57] Altera/AMD/Sun/XtremeData, XtremeData Development System, \$15,300, 2006, (PI: Jay Brockman (ND)). - [G58] Xilinx, ISE Foundation and Embedded Development Kit license and 1 Virtex II FPGA board, \$5,235, 2004. - [G59] Altera Corporation, 1 Stratix Pro board, \$3,000, 2003. - [G60] Altera Corporation, FFT MegaCore Function license and associated hardware/software upgrades, \$19,145, 2002. - [G61] Altera Corporation, 20 Quartus II software licensee and 1 Design Lab Package, \$65,545, 2001 - [G62] Altera Corporation, 8 Excalibur-NIOS Development kits, \$4,000, 2000. ### **Patents** - [P1] X. Chen\*, D. Z. Chen and X. Hu, Methods of Operating a Graphics Processing Unit (GPU) to Train a Deep Neural Network Using a GPU Local Memory and Related Articles of Manufacture, U.S. Patent No. 11,599,798. Date of Issue: March 7, 2023. - [P2] B. Sedighi\*, X. Hu, M. T. Niemier and J. J. Nahas, Systems and Methods for Filtering and Computation Using Tunneling Transistors, U.S. Patent No. 9,825,132. Date of Issue: November 21, 2017. (Licensed by Semiconductor Research Corporation.) - [P3] B. Sedigh\*, M. Niemier, X. Hu and I. Palit\*, Mixed Signal Processors, U.S. Patent No. 712,146. Date of Issue: July 18, 2017. (Licensed by Semiconductor Research Corporation.) - [P4] B. Sedighi\*, M. Niemier, X. Hu and J. J. Nahas, Devices for Utilizing SymFETs for Low-Power Information Processing, U.S. Patent No. 9,362,919. Date of Issue: June 7, 2016. (Licensed by Semiconductor Research Corporation.) - [P5] X. Hu, C.X. Yu, B. Zhou\*, D.Z. Chen and K. Whitton\*, Methods and Apparatus for Hardware Based Radiation Dose Calculation, U.S. Patent No. 8,494,115. Date of Issue: July 23, 2013. (Licensed by Prowess Inc., Chico, California, U.S.A.) - [P6] G. H. Bernstein, X. Hu, M. Niemier, W. Porod, M. T. Alam, and E. Varga, Non-Majority MQCA Magnetic Logic Gates and Arrays Based on Misaligned Magnetic Islands, U.S. Patent No. 8,058,906. Date of Issue: November 15, 2011. <sup>\*</sup>Student or postdoctoral fellow advised or co-advised by X. Sharon Hu at the time of the patented work was confucted. - [P7] D.Z Chen, X. Hu, S. Luan, C. Wang, X. Wu and C.X. Yu, Error Control Algorithm for Stepand-Shoot Intensity Modulated Radiation Therapy, U.S. Patent No. 7,466,797. Date of Issue: December 16, 2008. - [P8] S. Luan, D.Z Chen, X. Hu, C. Wang, X. Wu and C.X. Yu, Segmentation Algorithmic Approach to Step-and-Shoot Intensity Modulated Radiation Therapy, U.S. Patent No. US 7,283,611 B1. Date of Issue: October 16, 2007. - [P9] X. Hu, Dayane Reis\*, Michael T. Niemier and Haoran Geng\*, "IMCRYPTO: a programmable, inmemory computing fabric for secure computing," U.S. Non-Provisional Application, No. 18/317,130, May 2023. - [P10] X. Chen\*, D. Z. Chen and X. Hu, System and Method for Memory Management of Deep Neural Network Training, U.S. Provisional Application No. 62/819,924, March 18, 2019. - [P11] J. Fernandez-Berni, M. Niemier, X. Hu, R. Carmona-Galan and A. Rodriguez-Vazquez, Pixel cell having a reset device with asymmetric conduction, U.S. Patent Application Publication No. US20170048470A1, February 16, 2017. ## Student Supervision ## At University of Notre Dame: #### Postdoctoral Fellows Supervised: - 1. Zheyu Yan, December 2023–May 2024, Zhejiang University. - 2. Dayane Reis, 2021–2022, University of South Florida. - 3. Ramin Rajaie, 2018–2021. Jariet Technologies. - 4. Indranil Palit, 2017–2018. Valeo North America (now at General Motors). - 5. Xiaoming Chen, 2016–2017. Institute of Computing Technology, Chinese Academy of Sciences, China. - 6. Chuancai Gu, 2016–2017. Northeastern University, China. - 7. Maheshwar Sah, 2014–2015. Indiana University Purdue University, Fort Wayne, Indiana. - 8. Behnam Sedighi, 2013–2014. Qualcomm. - 9. Bo (Allen) Zhou, 2006–2008. Apple. #### Ph.D. Theses Supervised or Co-Supervised (and Their First Full-Time Employer): - 1. Mohamad Mehdi Sharifi, Ph.D., December 2024, Postdoctoral Fellow at University of Notre Dame. - 2. Mengyuan Li, Ph.D., May 2024. Apple. - 3. Zheyu Yan, Ph.D., December 2023, Postdoctoral Fellow at University of Notre Dame. - 4. Arman Kazemi, Ph.D., Cross-Layer Design With Emerging Devices For Machine Learning Applications, December, 2022, Amazon. - 5. Ann Franchesca Laguna, Ph.D., Accelerating Memory Intensive Algorithms and Applications Using In-Memory Computing, May 2022, De La Salle University, Philippines. - 6. Suraj Mishra, Ph.D., Data-Driven Approaches for Biomedical Image Analysis, May, 2022, Allen Institute for Cell Science. - 7. Dayane Reis, Ph.D., Circuits and Architectures for Data-Centric Computing, December 2021, Postdoctoral Fellow, University of Notre Dame. - 8. Qiuwen Lou, Ph.D., Cross-Layer Energy Efficient Hardware Design and Benchmarking with CMOS and Emerging Technologies, May 2020, Amazon. - 9. Xunzhao Yin, Ph.D., Cross-Layer Integrated Design for Energy Efficient Computing, August 2019, Assistant Professor, College of Information Science and Electronic Engineering, Zhejiang University, China. - 10. Yue Ma, Ph.D., *Improving Reliability of Real-Time Embedded Systems*, December 2018. Apple. - 11. Tianyu Zhang, Ph.D., supervised by Prof. Qingxu Deng at Northeastern University, China, Real-Time Scheduling Research for Cyber-Physical Systems, October 2018. Lecturer, Department of Computer Science and Technology, Qingdao University, China. - 12. Robert Perricone, Ph.D., co-supervised by Prof. Michael Niemier, Towards Computing in the Beyond-CMOS Era: A Study of Beyond-CMOS Circuits & Architectures, May 2018. IBM. - 13. Li Tang, Ph.D., Performance and Energy Aware Workload Partitioning on Heterogeneous Platforms, August 2017. Postdoctoral Fellow, Brookhaven National Laboratory. (Now full-time staff at Los Alamos National Laboratory.) - 14. Indranil Palit, Ph.D., Design and Evaluation of Circuits and Architectures based on Beyond-CMOS Device Technologies, December 2016. Postdoctoral Fellow, University of Notre Dame. - 15. Kai Xiao, Ph.D., GPU-based Acceleration Techniques: Algorithms, Implementations, and Applications, August 2015. Intel Labs. - 16. Shengyan Hong, Ph.D., Real-Time Scheduling in Cyber-Physical Systems, January 2015. Cadence. - 17. Shiliang (Shawn) Liu, Ph.D., Design and Modeling for Nanomagnet Logic Circuits and Architectures, August 2013. IBM. - 18. Aaron Dingler, Ph.D., supervised by Prof. Michael Niemier, *Nanomagnet Logic: From Devices to Architectures*, May 2013. Tenure-track Assistant Professor, Department of Engineering and Computer Science, Seattle Pacific University. (Now Associate Professor of Computer Engineering; Chair of Computer Science at Seattle Pacific University.) - 19. Steve Kurtz, Ph.D., supervised by Prof. Michael Niemier, Nanomagnet Logic: Architectures, Design, and Benchmarking, May 2013. IBM. - Michael Crocker, Ph.D., Design, Fault Studies, and Performance Analysis for NML PLAs and Other NML Architectures, August 2011. Tenure-track Assistant Professor, Department of Computer Science and Computer Engineering, Pacific Lutheran University. - 21. Thidapat Chantem, Ph.D., Real-time System Design Under Physical and Resource Constraints, May 2011. Tenure-track Assistant Professor, Department of Electrical and Computer Engineering Department, Utah State University. (Now Associate Professor at Virginia Tech.) - 22. Zhong Wang, Ph.D., Software Partitioning and Scheduling for Improving Performance and Energy Consumption, May 2007. Synopsys. - 23. Bren Mochocki, Ph.D., The Impact of Dynamic Voltage and Frequency Scaling on the Energy Consumption, Schedulability and Predictability of Real-Time Embedded Systems, December 2006. Epic Systems. - 24. Yumin Zhang, Ph.D., Low Power Design Techniques, July 2002. Synopsys. - 25. Gang Quan, Ph.D., System Level Design Techniques for Real-Time Embedded Systems, December 2001. Tenure-track Assistant Professor, Department of Computer Science and Engineering, University of South Carolina. Received the NSF CAREER Award in 2006. (Now Full Professor at Florida International University.) - 26. Lie-quan Lee, Ph.D., supervised by Andrew Lumsdaine, Generic Programming for High-Performance Scientific Computing, December 2002. Senior Software Developer, Stanford Linear Accelerator Center. ### Postdoctoral Fellows and Ph.D. Students Currently being Supervised or Co-Supervised: - 1. Mohamad Mehdi Sharifi, Postdoctoral Fellow, (started in December 2024). - 2. Pengyu Ren, Ph.D. in progress (started in August 2024) - 3. Tomas Sousa Pereira, Ph.D. in progress (started in August 2024) - 4. Ikenna Nwozo, Ph.D., in progress (started in August 2023). - 5. Yifan Qin, Ph.D., in progress (started in August 2022). - 6. Fu-Xiang Liang, Ph.D., in progress (started in August 2021). - 7. Haoran Geng, Ph.D., in progress (started in January 2021). - 8. Liu Liu, Ph.D., in progress (started in August 2020). ## Supervision of Selected Undergraduate Research Projects: - 1. Shiyi Liu "Design and analysis of analog content-addressable memories for tree-based machine learning algorithms," 08/2023–12/2023. - 2. Che-Kai Liu "Design and analysis of multi-level content-addressable memories," 07/2022-12/2022. - 3. Drew Lair "Accelerating deep reinforcement learning for embedded systems," 09/2022-12/2022. - 4. Jonathan Abbott, "Accelerating deep reinforcement learning for embedded systems," 09/2021–5/2022. - 5. Zephan Enciso, "Machine learning methods for circuit fault detection," 05/2020–08/2020. - 6. John Joyce, "Circuit design with controllable gate transistors," 01/2016–12/2017. - Katherine Sanders, "Stochastic computing and nanomagnet logic (NML)," 06/2014–8/2015. - 8. Arsal Habib, "Design and Evaluation of CNN-Based Circuits Using Beyond-CMOS Devices," summer 2014. - 9. Bo Feng, "Exploiting the Power of GPU as Hardware Accelerators," summer 2014. - 10. Yining Zhu, "Stochastic computing and nanomagnet logic (NML)," summer 2014. - 11. Gina Andrews, "Exploring the Parameter Space of the Shape-Based MTJ Design for Mageneto-Electrical Interface," 2013-2014. - 12. Libo Chen, "Design and Evaluation of CNN-Based Circuits Using Beyond-CMOS Devices," summer 2013. - 13. Yangming Chong, "Exploiting the Power of GPU as Hardware Accelerators," summer 2013. - 14. Yang Liu, "Stochastic Computing with Nanomagnet Logic (NML)," summer 2013. - 15. Xinyu He, "Applying Wave-Based Computing to Implement a PDE Solver on FPGA," 2012. - 16. Fiona Edwards-Murphy, "Study of Power/Performance Characteristics of Nanomagnet-Based Circuits," 2012. - 17. Kobena Ampofo, "Performance and Energy Tradeoff in Nanomagnetic Wires," 2010-2012. - 18. Yu Su, "Implementing an Online Transmission Rate Adjustment Policy for Reducing Energying in Wireless Networks," 2011. - 19. Evan Lent, "Performance and Energy Tradeoff in Nanomagnetic Wires," 2009-2010. - 20. Marcus-Tor Strickland (Senior at Morehouse College, Atlanta, GA), "Investigation of Design Parameters for Magnetic Electric Interface," 2009. (Partially supported by the Minority Engineering Program at Notre Dame.) - 21. Michael Garrison, "Study of Biaxial Anisotrophy of Magnetic QCA Devices," 2008-2009. - 22. Leonard Giannone, "Design of Signal Propagation Structures in Magnetic QCA Circuits," 2008-2009. - 23. Jorge Andres Vendries Algarin, "Simulation of Magnetic QCA Circuit Constructs," 2008. - 24. Brent Gills, "FPGA-Based Hardware Design for Medical Applications," 2008. - Jeffrey Simmer, "Energy-Aware Scheduling for IEEE 801.11e Based Networked Embedded Systems," 2007-2008. - 26. Joseph Shaw (Junior at Tri-State University, Angola, IN), "FPGA-based Design of a Ray Tracing Engine," summer, 2007. - 27. Peter Nistler, "Magnetic QCA Circuit Design," 2007-present. - 28. Jared Bulosan, "Design and Simulation of Low-Power Networked Real-Time Systems," 2007. - 29. Dylan Brandtner, "FPGA-based System Development for Radiation Dose Calculation," 2006-2007. - 30. Kathleen Otten, "Energy-Aware DVS Scheduling," 2006-2007. - 31. Bryn Mohan, "Development and Simulation of Molecular QCA Circuits," 2006-2007. - 32. Daniel Dostal, "Clocking Circuitry for Molecular QCA," 2006. - 33. John Korecki, "Implementing RT-Linux on Intel Xscale 80200evb Board," 2005-2006. - 34. Mark Palladino, "Reducing Energy Consumption in Caches," 2005-2006. Recipient of the 2005-2006 College of Engineering Slatt Undergraduate Research Fellowship, University of Notre Dame. - 35. Michael Crocker, "Evaluating the Benefits of BCache Design," 2003-2004. - 36. Soo-Chang No, "Extending Intel Xscale 80200 Board with a DC/DC Converter," 2003-2004. - Bernard Montufar, "Visual Representation of ExPERTS Scheduling and Simulation Software," 2002–2004. - 38. Brianne McNicholas, "Porting eCOS to Intel Xscale 80200 Board," 2003-2004. - 39. Matthew Ivers, "Java Programming for GUI to ExPERTS," 2004. - 40. Brandon McGirr, "Porting eCOS to Intel Xscale 80200 Board," 2004. - 41. Dominic Antonelli, "QCA Circuit Partitioning," 2003-2004. - 42. David Saracino, "Voltage Scaling on the Intel Xscale 80200 for the ExPERTS Research Project,", 2002–2003. - 43. Francis Santoso, "Implementing JPEG Algorithms on an Nios Processor Board,", 2001–2002. - 44. Ronald Setia, "Development of I/O Routines on an ARM Processor board,", 1999–2000. - 45. Nathan Huston, "EvoC Graphical Interface Design with Tcl/Tk," 1999. - 46. Raymond Ricordati, "EvoC Graphical Interface Design with Tcl/Tk," 1999. - 47. Patrick Mitsch, "EvoC Graphical Interface Design," 1998. ### At Western Michigan University: ### M.S. Theses Supervised: - 1. Lyle Benson, A Term-Rewriting System for CORDIC Processors, M.S., April 1995. Smith Industries. - 2. Karthike Ethirajan, Evolutionary Co-Design, M.S., April 1997. Qualcomm. - 3. Rajeshkumar Sambandam, Predicting Timing Behavior in Architectural Design Exploration of Real-Time Embedded Systems, M.S., April 1997. Intel. ### **Professional Activities** ### Journal Editorship: - Associate Editor, IEEE Transactions on Circuits and Systems for Artificial Intelligence (IEEE TCAS-AI), 2024-present. - Editor in Chief, ACM Transactions on Design Automation of Electronic Systems (ACM TODAES), 2020–2024. - Associate Editor, IEEE Transactions on Computer Aided Design (IEEE TCAD), 2020–2021. - Guest Editor, special issue on Architecture Advances Enabled by Emerging Technologies, *IEEE Design & Test*, 2017. - Member of the Guest Editorial Board, special issue on Real-Time Aspects in Cyber-Physical Systems, ACM Transactions on Cyber-Physical Systems (ACM TCPS), 2017. - Member of Editorial Board, IEEE Design & Test, 2016–2020. - Associate Editor, ACM Transactions on Cyber-Physical Systems (ACM TCPS), 2016–2020. - Associate Editor, IET Cyber-Physical Systems: Theory & Applications, 2016–2020. - Member of the Guest Editorial Board, special issue on CAD for Cyberphysical Systems, *IEEE Transactions on Computer Aided Design (IEEE TCAD)*, 2015. - Associate Editor, ACM Transactions on Embedded Computing Systems (IEEE TECS), 2008-2014. - Member of the Guest Editorial Board, special issue on Power-Aware Design for Embedded Systems, *IEEE Transactions on Industrial Informatics (IEEE TII)*, 2011. - Associate Editor, ACM Transactions on Design Automation of Electronic Systems (ACM TODAES), 2005–2010. - Member of the Guest Editorial Board, special issue on Power-Aware Computing, *IEEE Transactions on Industrial Informatics (IEEE TII)*, 2009. - Associate Editor, IEEE Transactions on Very Large Scale Integration Systems (IEEE TVLSI), 2005–2007. - Member of the Guest Editorial Board, special issue for selected papers from PARC'05, *International Journal of Embedded Systems*, 2006. - Member of the Editorial Board, International Journal of Embedded Systems, 2004–2006. - Guest Editor of a special issue on Hardware/Software Co-Design for DSP, *IEEE Signal Processing Magazine*, 2004. - Guest Editor of a special issue on Hardware/Software Co-Design, IEEE Computer Magazine, 2003. ## Conference/Workshop Chair or Advising/Steering/Organizing Committee Member: - Member of Steering Committee, *Embedded Systems Week (ESWEEK)* (ACM/IEEE), 2024-present. - Member of Executive Committee, Design Automation Conference (DAC) (ACM/IEEE), 2019—present. - General Chair, General Co-Chair, Embedded Systems Week (ESWEEK) (ACM/IEEE), 2023, 2022. - Member of Advisory Committee *IEEE International Conference on Intelligent Technology* and Embedded Systems (ICITES), (IEEE), 2021–2023. - General Chair, IEEE Real-Time Systems Symposium (RTSS) (IEEE), 2020. - Technical Program Committee Chair, *IEEE Real-Time Systems Symposium (RTSS)* (IEEE), 2019. - Program Co-Chair, Hardware Aware Learning for Medical Imaging and Computer Assisted Intervention (HAL-MICCAI), 2019. - General Chair, Vice General Chair, Program Chair, Design Automation Conference (DAC) (ACM/IEEE), 2018, 2017, 2016. - Co-Chair, Workshop on Non-conventional Approaches to Hard Optimization (NAHO), sponsored by NSF, 2017. - Panel Chair, Embedded Systems Week (ESWEEK) (ACM/IEEE), 2017. - Member of Organizing Committee, Future Chips Forum, 2017, 2018, 2019. - Co-Chair of the Technical Program Committee, *Design Automation Conference (DAC)* (ACM/IEEE), 2014, 2015. - Tutorial Chair, Embedded Systems Week (ESWEEK) (ACM/IEEE), 2015, 2016. - Publicity Chair (North America), Embedded Systems Week (ESWEEK) (ACM/IEEE), 2012, 2013. - Member of the Steering Committee, International Conference on Hardware-Software Codesign and System Synthesis (CODES+ISSS) (ACM/IEEE), 2004-present. - Chair of the Hardware/Software Co-Design Track, *IEEE Real-Time and Embedded Technology and Applications Symposium (RTAS)*, 2011. - Co-Chair of the Power-Aware Designs Track, ACM Symposium on Applied Computing (SAC), 2010, 2011. - Member of the Advising Committee, *IEEE International Workshop on Wireless Mesh and Ad Hoc Networks (WiMAN)*, 2007. - Chair of Subcommittee on Power-Aware Computing, IFIP International Conference on Embedded and Ubiquitous Computing (EUC), 2007. - Tutorial Chair and Vice Chair Subcommittee on Embedded and Real-Time Systems, Asia South Pacific Design Automation Conference (ASPDAC), 2005. - Workshop Chair, International Conference on Hardware-Software Codesign and System Synthesis (CODES+ISSS) (ACM/IEEE), 2004. - Technical Program Co-Chair, International Conference on ASIC (ASICON) (IEEE), 2003. - General Co-Chair, International Symposium on Hardware-Software Co-Design (CODES) (ACM/IEEE), 2002. - Tutorial Chair, International Conference on Compilers, Architecture and Synthesis for Embedded Systems (CASES) (ACM/IEEE), 2002. - Technical Program Co-Chair, International Symposium on Hardware-Software Co-Design (CODES) (ACM/IEEE), 2001. ### Conference Technical Program Committee Member (selected): - Design Automation and Test in Europe (DATE) (ACM/IEEE), 2021. - IEEE Real-Time Systems Symposium (RTSS), 2008, 2011–2013. - Design Automation Conference (DAC) (ACM/IEEE), 2002, 2010, 2011. - International Conference on Hardware-Software Codesign and System Synthesis (CODES+ISSS) (ACM/IEEE), 2004–2011. - IEEE Real-Time and Embedded Technology and Applications Symposium (RTAS), 2010–2012. - International Workshop on Cyber-Physical Networking Systems (CPNS), 2011, 2012. - ACM/IEEE International Conference on Green Computing and Communications (Green-Com), 2010. - IEEE International Conference on Embedded and Real-Time Computing Systems and Applications (RTCSA), 2009, 2010, 2011. - International Conference on Compilers, Architecture and Synthesis for Embedded Systems (CASES) (ACM/IEEE), 2004–2005, 2008, 2009. - International Workshop on Cyber-Physical Systems (WCPS), 2008, 2009. - Hardware/Software Codesign Track at *IEEE Real-Time Systems Symposium (RTSS)*, 2004–2007. - ACM Conference on Languages, Compilers, and Tools for Embedded Systems (LCTES), 2005 - Design, Automation and Test in Europe Conference (DATE) (ACM/IEEE), 2004, 2003, 2001. - Asia South Pacific Design Automation Conference (ASPDAC) (ACM/IEEE), 2004. - International Conference on Hardware/Software Codesign (CODES) (ACM/IEEE/IFIP), 2000–2003. Session Chair in 2000. - International Conference on Computer-Aided Design (ICCAD) (ACM/IEEE), 2000–2002. Session Moderator, 2001–2002. - IEEE Asia Pacific Conference on Circuits and Systems (APCCAS), 2000. - Member of the Best Paper Selection Committee for the Embedded Systems Track, Design Automation Conference (DAC) (ACM/IEEE), 2000. - Great Lakes Symposium on VLSI (GLVLSI) (IEEE), 1997. - International Conference on Computer Design (ICCD) (ACM/IEEE), 1995–1996. ### **Professional Society Activities:** - Member of the Phil Kaufman Award Committee for Distinguished Contributions to EDA, Council of Electronic Design Automation (CEDA), IEEE, 2024—present. - Chair of the Design Automation Conference Under-40 Innovators Award Committee, 2022, 2023. - Member of the Ernest S. Kuh Early Career Award Committee, Council of Electronic Design Automation (CEDA), IEEE, 2021, 2022, 2023. - Chair of the IEEE Fellow Selection Committee, Council of Electronic Design Automation (CEDA), IEEE, 2020, 2021. - Member of the IEEE Fellow Selection Committee, Council of Electronic Design Automation (CEDA), IEEE, 2017, 2019. - Chair, Executive Committee, ACM Special Interest Group on Design Automation (SIGDA), 2018–2021. - Member of the Executive Committee, *IEEE Technical Committee on Real-Time Systems* (TCRTS), Diversity Subcommittee, 2018–2019. - Member of IPSJ/IEEE Computer Society Young Computer Researcher Award Committee, 2018-2019. (IPSJ is the Information Processing Society of Japan). - Member of the Executive Committee, *IEEE Technical Committee on Cyber-Physical Systems* (TC-CPS), Award Subcommittee, 2017-present. - Vice Chair, Executive Committee, ACM Special Interest Group on Design Automation (SIGDA), 2015–2018. - Member of the Executive Committee, *IEEE Technical Committee on Real-Time Systems* (TCRTS), Conference Subcommittee, 2013–2015. - Secretary/Treasurer, Executive Committee, ACM Special Interest Group on Embedded Systems (SIGBED), 2011–2013. #### Service to Government - Lead Co-Chair, NSF Semiconductor Working Group, 2024. This is the working group which stewards and implements NSF-wide investments that address fundamental and translational research for future semiconductors as well as semiconductor based devices and systems, and workforce development for microelectronics design and manufacturing. - Lead Author/Program Director, NSF Solicitation on Enabling Access to the Semiconductor Chip Ecosystem for Design, Fabrication, and Training (Chip Design Hub), 2023–2024. This is a \$10 million program aiming to broaden participation in integrated circuit chip design beyond the small number of institutions currently engaged in these activities. - Co-organizer, NSF Workshop on Processing-In-Memory Technology, 2021. This is an NSF sponsored workshop aiming to provide a forum for leading experts in the relevant research thrusts of Processing-In-Memory (PIM) technology to brainstorm the latest research progress and discuss their visions of the critical challenges that need to be addressed in the near future. - Steering Committee Member, NSF Workshop on Micro/Nano Circuits and Systems design and Design Automation: Challenges and Opportunities, 2020. This workshop is co-organized by the Program Director of the NSF's Micro and Nano-electronic Systems and Architectures program. The goal of the workshop is to generate a report to the government from the research community recommending future research directions in micro and nano-electronic systems and architectures. - Panelist: Panels for the Design Automation for Micro and Nano-systems Program, NSF, 2003, 2016, 2017, 2019. - Member of the Search Committee for the director of NSF Division of Computing and Communication Foundations, 2017. - Invited attendee of Workshop on System-on-a-Chip Design for HPC sponsored by DOE, DOD, NSF, and NASA, August 26-27, 2014. A total of 26 prominent researchers were invited. The goal of the workshop was to develop a strategy for an open fabric that is targeted at SoC designs for high end computing applications. A final report was produced based on the presentations and discussions at the workshop. - Invited attendee of the NSF Workshop on Future Directions of Computer System Research, March 25-26, 2010. 30 prominent researchers from the field of computer system research were invited. The outcome of this workshop was a report that outlines new research directions in the general area of Computer Systems. - Panelist: Panel for the Cyber-Physical System Program, NSF, 2009. - Panelist: CAREER Award Panel, NSF, 2004, 2006, 2009, 2011. - Reviewer of research proposals, NSF, 1996, 1997, 1998. - Invited attendee of the NSF Workshop on Computer-Aided System Design, Boulder, Colorado, April 2-3, 1995. About 20 experts from U.S. in the CAD and system design areas were invited to this workshop, in which an NSF report was developed to define a strategic position for NSF in supporting new theory and technology for computer-aided system design. #### Other Notable Services - Member of International Advisory Committee of Institute of Microelectronics, Peking University, March 2019–2021. - Overseas Review Expert, Chinese Academy of Sciences, Beijing, China, March 2015–2022. - <u>Member of External Review Committee</u>, Electrical and Computer Engineering Graduate Program, University of California, Riverside, California, December 2016. - <u>International affiliated member</u>, European Network of Excellence on Embedded Systems Design, ARTIST2, September 2004–August 2008. - Opponent on the Ph.D. thesis defense committee for Mr. Sorin Manolache, Department of Computer and Information Science, Linköping University, Sweden, December 2005. - Reviewer of ARISTEIA II proposals for National University of Singapore, Singapore, 2003. - <u>Reviewer</u> for European Design and Automation Association (EDAA) Outstanding Dissertation Award, 2003. - Reviewer of a publication by NATO Advanced Study Institute on Hardware/Software Codesign, 1995. #### Conference Tutorials and Mini Courses - International VLSI Symposium on Technology, Systems and Applications (VLSI TSA), *In-Memory Computing: Cross-Layer Design from Devices to Applications*, April 2024. - International Conference on Computer-Aided Design (ICCAD) (ACM/IEEE), Ferroelectric FET Technology and Applications: From Devices to Systems Cross-Layer Evaluation, November 2021. - Asia and South Pacific Design Automation Conference (ASPDAC) (ACM/IEEE), A Journey from Devices to Systems with FeFETs and NCFETs, January 2020. - Invited lecturer for the Dragon Star program (offering graduate courses in China by overseas professors), delivered a week-long course on *Low-Power Computing*, Institute of Computing Technology, Chinese Academy of Sciences, May 2012. - IEEE Real-Time and Embedded Technology and Applications Symposium (RTAS), *Using Sensitivity-Analysis and Dynamic Voltage Scaling for Power and Energy Management*, April 2006. # Selected Keynote/Invited/Panel Presentations (since 2010) - 1. **Keynote Speaker**, Workshop on Large Language Model Acceleration using Processing-In-Memory Architectures, Raleigh, NC, *Enhancing the Resilience of In-Memory Computing to Device Variations*, October 2024. - 2. <u>Panelist</u>, Embedded Systems Week Conference (ESWEEK), Raleigh, NC, Celebrating 20 years of ESWEEK, October 2024. - 3. **Keynote Speaker**, Annual Technology Symposium on "Frontiers of AI Accelerators: Technologies, Circuits and Applications IV", Hong Kong, China, Cross-Layer Design for Enhancing the Resilience of In-Memory Computing to Device Variations, June 2024. - 4. <u>Invited Speaker</u>, Department of Electronic and Computer Engineering, Hong Kong University of Science and Technology, Hong Kong, China, *Multi-Bit Content-Addressable Non-Volatile Memories*, June 2024. - 5. <u>Invited Speaker</u>, Department of Electrical Engineering, National Taiwan University, Taiwan, <u>Energy-Efficient In-Memory Search with Content-Addressable Non-Volatile Memories</u>, April 2024. - 6. <u>Invited Speaker</u>, Corporate Research Seminar, Taiwan Semiconductor Manufacturing Company (TSMC), Taiwan, *Energy-Efficient In-Memory Search with Content-Addressable Non-Volatile Memories*, April 2024. - 7. Invited Speaker, IEEE Solid-state Circuits Direction Workshop on Non-Traditional Computing Paradigms with Emerging Technologies for Energy Efficiency, Virtual, *Energy-Efficient In-Memory Search with Content-Addressable Non-Volatile Memories*, November 2023. - 8. <u>Invited Speaker</u>, International Conference on Computer-Aided Design (ICCAD), *Algorithm/Hardware Co-design for Few-Shot Learning at the Edge*, November 2023. - 9. <u>Panelist</u>, Embedded Systems Week Conference: Diversity, Equity and Inclusion in Embedded Systems Research, *Career Perspectives in Academia vs. Industry*, September 2023. - 10. <u>Invited Speaker</u>, Lyon Institute of Nanotechnology, Ecole Centrale de Lyon, Lyon, France, In-Memory Computing: from Devices to Applications — A Cross-Layer Perspective with a Focus on Content Addressable Memories, September 2023. - 11. <u>Invited Speaker</u>, CEA-Leti, Grenoble, France, *In-Memory Computing: from Devices to Applica*tions — A Cross-Layer Perspective with a Focus on Content Addressable Memories, September 2023. - 12. **Keynote Lecturer**, Annual Technology Symposium on "Frontiers of AI Accelerators: Technologies, Circuits and Applications III", Hong Kong, China, *Cross-Layer Design Space Exploration for In-Memory Computing Based Accelerators*, June 2023. (I had to deliver the lecture virtually due to a travel issue.) - 13. <u>Invited Speaker</u>, IEEE Symposium on VLSI Technology and Circuits (VLSI Symposium), Forum on Compute Paradigms for Secured Microelectronics and Combinatorial Optimization, Kyoto, Japan, *In-Memory-Computing Based Accelerators for Secure Computing*, June 2023. - 14. <u>Invited Speaker</u>, Design Automation and Test in Europe (DATE), Dresden, Germany, Analytical Modeling Tools for Rapid and Accurate Design Space Explorations of Technology Driven Architectures, April 2023. - 15. <u>Invited Speaker</u>, Department of ECE, Rutgers University, New Jersey, *In-Memory Computing:* from Devices to Applications A Cross-Layer Perspective with a focus on Content Addressable Memories, April 2023. - 16. <u>Invited Speaker</u>, Samsung, Virtual, *In-Memory Computing with Associative Memories A Cross-Layer Perspective*, December 2022. - 17. <u>Invited Speaker</u>, IBM T.J. Watson Research Center, Virtual, *In-Memory-Computing Based Accelerators for Privacy-Preserving Computing*, November 2022. - 18. **Keynote Speaker**, International Green and Sustainable Computing Conference (IGSC), Virtual, *In-Memory Computing for Maximizing Energy Efficiency*, October 2022. - 19. <u>Invited Speaker</u>, Department of EE, Stanford University, California, *In-Memory Computing with Associative Memories A Cross-Layer Perspective*, October 2022. - 20. Panelist, DAC Early Career Workshop, *Proposal Writing*, July 2022. - 21. **Distinguished Speaker**, IEEE Council of Electronic Design Automation (CEDA) Distinguished Speaker Luncheon at Design Automation Conference (DAC), *In-Memory Computing: from Devices to Applications? A Cross-Layer Perspective*, July 2022. - 22. <u>Panelist</u>, SIA-SRC Webinar: Collaboration Towards Decadal Plan Goals: Advances and Challenges in Semiconductor Hardware, *Cross-Layer Design From Devices to Applications*, June 2022. - 23. <u>Invited Speaker</u>, Department of ECE, Duke University, North Carolina, *In-Memory Computing with Associative Memories A Cross-Layer Perspective*, May 2022. - 24. Super-Panel Panelist, Mondays in Memory (MiM): An In-Memory Computing Webinar Series, Cross-Layer Design for In-Memory Computing – From Devices to Applications, May 2022. - 25. <u>Plenary Speaker</u>, Mondays in Memory (MiM): An In-Memory Computing Webinar Series, *In-Memory Computing with Associative Memories A Cross-Layer Perspective*, February 2022. - 26. <u>Invited Speaker</u>, IEEE International Electron Devices Meeting (IEDM), *In-Memory Computing* with Associative Memories A Cross-Layer Perspective, December 2021. - 27. <u>Invited Speaker</u>, High-Tech Women in Science and Technology, *In-Memory Computing for Machine Learning and Security Applications*, November 2021. - 28. <u>Invited Speaker</u>, Workshop on Accelerator Computer Aided Design (ACCAD), *Design Space Exploration for In-Memory Computing with Associative Memories*, November 2021. - 29. <u>Plenary Speaker</u>, IEEE CEDA Distinguished Lecture, *In-Memory Computing with Associative Memories* a Cross-Layer perspective, August 2021. - 30. <u>Plenary Speaker</u>, Synopsys Academic Speaker series, Cross-Layer Design for In-Memory Computing From FeFET based circuits to Machine Learning and Beyond, January 2021. - 31. **Keynote Speaker**, CCF Design Automation Conference (CCF-DAC), *In-Memory Computing based on FeFETs for Machine Learning and Beyond*, August 2020. - 32. <u>Panelist</u>, Panel on How to Juggle Different Tasks at Your (Academic) Job, ACM/IEEE Forum: Advancing Diversity in EDA, Dresden, Germany, March 2020. (Cancelled due to COVID-19.) - 33. **Keynote Speaker**, IEEE Non-Volatile Memory Systems and Applications Symposium (NVMA), *In-Memory Computing for Machine Learning Applications and Beyond*, August 2019. - 34. **Keynote Speaker**, IEEE/ACM International Symposium on Nanoscale Architectures (NanoArch), Exploiting Ferroelectric FETs: From In-Memory Computing to Machine Learning and Beyond, July 2019. - 35. Moderator, Forum: Advancing Diversity in EDA, Panel on Negotiating: Practical Strategies for Women and URM in Tech, June 2019. - 36. **Keynote Speaker**, Xinhai International Forum, Dalian, China, A Cross-Layer Perspective for Energy Efficient Processing From beyond-CMOS devices to deep learning, May 2019. - 37. **Keynote Speaker**, The 3rd ChinaDA Forum, Beijing, China, Cross-Layer Design for CMOS and Beyond, May 2019. - 38. <u>Plenary Speaker</u>, IEEE CEDA Distinguished Lecture, College of Microelectronics, Fudan University, Shanghai, China, *Exploiting Ferroelectric FETs: From In-Memory Computing to Machine Learning and Beyond*, March 2019. - 39. **Keynote Speaker**, Symposium IX: Design And Automation Of Circuits And Systems, China Semiconductor Technology International Conference (CSTIC), *Edging Computing for Intelligent Healthcare*, March 2019. - 40. Plenary Speaker, IEEE CEDA Distinguished Lecture, Institute of Microelectronics, Peking University, Beijing, China, Exploiting Ferroelectric FETs: From In-Memory Computing to Machine Learning and Beyond, March 2019. - 41. <u>Invited Speaker</u>, School of Computer Science and Engineering, University of New South Wales, Sydney, Australia, *Energy/Performance/Reliability-Driven Design and Resource Management*, January 2019. - 42. <u>Invited Speaker</u>, Huada Empyrean Software Co, Beijing, China, *GPU for DNN Acceleration Dealing with Memory Challenges*, December 2018. - 43. <u>Plenary Speaker</u>, IEEE CEDA Distinguished Lecture, Department of Electronic and Computer Engineering, Hong Kong University of Science and Technology, Hong Kong, China, A Cross-Layer Perspective for Energy Efficient Processing From Beyond-CMOS Devices to Deep Learning, November 2018. - 44. Plenary Speaker, IEEE CEDA Distinguished Lecture, Department of Computer Science, Tsinghua University, Beijing, China, A Cross-Layer Perspective for Energy Efficient Processing From Beyond-CMOS Devices to Deep Learning, November 2018. - 45. **Keynote Speaker**, China Test Conference (CTC), A Cross-Layer Perspective for Energy Efficient Processing From beyond-CMOS devices to deep learning, August 2018. - 46. **Keynote Speaker**, Great Lakes Symposium on VLSI (GLSVLSI), A Cross-Layer Perspective for Energy Efficient Processing From Beyond-CMOS Devices to Deep Learning, May 2018. - 47. <u>Invited Speaker</u>, Department of Electrical and Computer Engineering, Stony Brook University, Stony Brook, New York, Resource Management for Wireless Networked Control Systems, April 2018. - 48. <u>Invited Speaker</u>, Computing for National Security Department, Brookhaven National Laboratory, Upton, New York, A Cross-Layer Perspective for Energy Efficient Processing From Beyond-CMOS Devices to Deep Learning, April 2018. - 49. <u>Invited Speaker</u>, Design Automation and Test in Europe (DATE), *Exploiting Ferroelectric FETs:* From Logic-in-Memory to Neural Networks and Beyond, March 2018. - 50. Panelist, Forum: Advancing Diversity in EDA, Panel on Negotiating: Practical Strategies for Women and URM in Tech, March 2018. - 51. **Keynote Speaker**, Symposium IX: Design And Automation Of Circuits And Systems, China Semiconductor Technology International Conference (CSTIC), Which Neural Networks are the "Best"? A Case Study of Architecture, Circuit and Technology Impact on the MNIST Dataset, March 2018. - 52. <u>Invited Speaker</u>, Department of Electrical Engineering, National Taiwan University, Taipei, Taiwan, *Exploiting Ferroelectric FETs: Faster and Cooler Non-Volatile Logic-In-Memory and Beyond*, December 2017. - 53. <u>Invited Speaker</u>, Center for Embedded Computer Systems (CECS) Colloquium, University of California, Irvine, California, *Network Resource Management in Cyber-Physical Systems*, Nov 2017. - 54. <u>Invited Speaker</u>, Department of Electrical Engineering & Computer Science, Syracuse University, Syracuse, NY, Cellular Neural Network Friendly Convolutional Neural Networks (CNNs with CNNs!), June 2017. - 55. <u>Invited Speaker</u>, Design Automation and Test in Europe (DATE), *Advanced Spintronic Memory* and Logic for Non-Volatile Processors, March 2017. - 56. **Keynote Speaker**, Symposium IX: Circuit Design, Systems and Applications, China Semiconductor Technology International Conference (CSTIC), *Exploiting Ferroelectric FETs: Faster and Cooler Non-Volatile Logic-In-Memory and Beyond*, March 2017. - 57. <u>Invited Speaker</u>, Department of Electrical and Computer Engineering, Carnegie Mellon University, Pittsburgh, PA, Exploiting Beyond-CMOS Transistors for Spatial-Temporal Information Processing, March 2017. - 58. <u>Invited Speaker</u>, Department of Computer Science, University of New Mexico, Albuquerque, New Mexico, *PeaPaw: Performance and Energy Aware Workload Partitioning on Heterogeneous Plat-forms*, September 2016. - 59. <u>Invited Speaker</u>, University of Michigan-Shanghai Jiao Tong University Joint Institute, Shanghai, China, *Exploiting Beyond-CMOS Transistors for Spatial-Temporal Information Processing*, July 2016. - 60. <u>Invited Speaker</u>, 30th Anniversary Colloquium Series, Department of Computer Science and Engineering, University of Connecticut, Storrs, Connecticut, *Increasing System Reliability Through Resource Management*, March 2016. - 61. <u>Panelist</u>, Workshop on Resource Awareness and Application Auto-tuning in Adaptive and heterogeneous computing (RES4ANT), Dresden, Germany, *Panel on Moore's Law Is Still Alive! So Why Resource Awareness?* March 2016. - 62. <u>Invited Speaker</u>, Design Automation and Test in Europe (DATE), Dresden, Germany, *Using emerging technologies for hardware security beyond PUFs*, March 2016. - 63. <u>Invited Speaker</u>, Distinguished Colloquium Series, Department of Electrical and Computer Engineering, University of Maryland, College Park, Maryland, Resource Management in Cyber-Physical Systems, October 2015. - 64. <u>Invited Speaker</u>, Department of Computer Science, Technical University of Dortmund, Germany, <u>Resource Management in Cyber-Physical Systems</u>, October 2015. - 65. <u>Invited Speaker</u>, Institute of Electrical Engineering, École Polytechnique Fédérale de Lausanne, <u>Lausanne</u>, Switzerland, *Exploiting Beyond-CMOS Transistors for Non von Neumann Architectures*, March 2015. - 66. <u>Invited Speaker</u>, Department of Electrical and Computer Engineering, Arizona State University, Tempe, Arizona, *Exploiting Beyond-CMOS Transistors for Non von Neumann Architectures*, February 2015. - 67. <u>Invited Speaker</u>, International Conference on Computer-Aided Design (ICCAD), *Cellular Neural Networks for Image Analysis Using Steep Slope Devices*, November 2014. - 68. <u>Invited Speaker</u>, Department of Electrical Engineering, Korea Advanced Institute of Science and Engineering (KAIST), Daejeon, Korea *Exploiting Beyond-CMOS Transistors for Non von Neumann Architectures*, October 2014. - 69. <u>Invited Speaker</u>, Design Automation and Test in Europe (DATE), Dresden, Germany, *Impact of Steep-Slope Transistors on Non-von Neumann Architectures: CNN Case Study*, March 2014. - 70. <u>Invited Speaker</u>, Exascale Grand Challenge (XGC) Meeting, Sandia National Laboratories, Albuquerque, New Mexico, *Towards Energy Efficient Heterogeneous Computing via Co-Design*, January 2014. - 71. <u>Invited Speaker</u>, NVIDIA, Westford, MA, *GPU as Accelerators: Performance and Energy Implications*, October 2013. - 72. <u>Invited Speaker</u>, Department of Electrical and Computer Engineering, Boston University, Boston, MA, *Improving System Reliability Through Temperature-Aware Design*, October 2013. - 73. <u>Invited Speaker</u>, International Symposium on Low Power Electronics and Design (ISLPED), <u>TFET-based Cellular Neural Network Architectures</u>, September 2013. - 74. <u>Invited Speaker</u>, Faculty of Information Technology and Bionics, Pázmány Péter Catholic University, Budapest, Hungary, *Beyond-CMOS Transistors and Their Use in Cellular Nonlinear Neural Network*, June 2013. - 75. <u>Invited Speaker</u>, Scalable Computer Architecture Department, Sandia National Laboratories, Albuquerque, New Mexico, *Improving System Reliability Through Temperature-Aware Design*, November 2012. - 76. <u>Invited Speaker</u>, Department of Electronic and Computer Engineering, Hong Kong University of Science and Technology, Hong Kong, China, *Computing with Nanomagnets*, April 2012. - 77. <u>Invited Speaker</u>, School of Computer Science and Engineering, University of New South Wales, Sydney, Australia, *Meeting End-to-End Deadlines in Distributed Real-Time Embedded Systems*, February 2012. - 78. <u>Panelist</u>, Panel on Exposing Hidden Execution Costs, Salishan Conference on High-Speed Computing, Gleneden Beach, Oregon, *No Free Lunch, No Hidden Cost: How Can Co-Design Help?* April 2011. - 79. <u>Invited Speaker</u>, ITRS Workshop on Emerging Spin and Carbon Based Emerging Logic Devices, <u>Nanomagnet Logic</u>, Sept. 2010. - 80. **Keynote Speaker**, Custom, Commodity and Codesign Workshop, *Hardware/Software Co-Design* for Embedded Systems: How It May Impact High Performance Computing, August 2010. - 81. <u>Invited Speaker</u>, Institute of Computer and Network Engineering, Technical University of Braunschweig, Germany, System-Level Performance Considerations Under the Peak Temperature Constraint, July 2010. - 82. <u>Invited Speaker</u>, IBM China Research Laboratory, Beijing, China, *Resource Management in Wireless Real-Time Environments*, June 2010. 83. Invited Speaker, Computer, Computational, and Statistical Sciences Division, Los Alamos National Laboratory, Albuquerque, New Mexico, An Overview of HW/SW Co-design for Embedded System – Is it relevant to high performance computing?, March 2010. ## Consulting Activities • Consultant, Hewlett-Packard Laboratories, Bristol, England, June-August, 1995-1997. Responsible for analyzing and making recommendations regarding the architectural design of several products including a tape drive system and a multi-media handheld unit. ## **Professional Affiliations** - Fellow of the Association of Computing Machinery (ACM) - Fellow of the Institute of Electrical and Electronics Engineers (IEEE) - Member of the Association of American Engineering Education (ASEE) - Member of Society of Women Engineers (SWE)